#### DATA SHEET



# Si5360 18-Output, Any-Frequency, Any-Output Clock Generator with Ultra-Low Jitter

# **Applications**

- 56G/112G/224G PAM4 serializer/deserializer (SerDes) clocking
- OTN muxponders and transponders
- 100/200/400/600/800G networking line cards
- Synchronous Ethernet
- Data center switches
- 100G/200G/400G optical transceivers
- Medical imaging
- Test and measurement

# **Features**

- Utilizes fifth-generation DSPLL<sup>®</sup> and MultiSynth<sup>™</sup> technologies
  - One DSPLL, two MultiSynth
- ANY input to ANY combination of output frequencies up to 1.3 GHz
- Ultra-low phase jitter
  - 55 fs RMS typ (integer mode)
  - 100 fs RMS typ (fractional mode)
  - Up to six differential/single-ended Inputs
- Input frequency range
  - External crystal: 48 MHz to 61.44 MHz
  - Differential: 30.72 MHz to 750 MHz
  - LVCMOS: 30.72 MHz to 250 MHz
- 18 Outputs
- Output frequency range
  - Differential: 8 kHz to 1.3 GHz
  - LVCMOS: 8 kHz to 250 MHz
- Fixed or user-adjustable output formats
- Programmable delay at each output
- Simplified API interface
- Pin compatible with Si5361/2/3 jitter attenuators and Si5401/02/03 IEEE 1588 PTP network synchronizers
- 72 QFN 10x10 mm
- ClockBuilder<sup>®</sup> Pro Configuration Software

# Description

The Si5360 Clock Generator combines fifth-generation DSPLL and MultiSynth technologies with an ultra-low jitter VCO to deliver ultra-low jitter (<55 fs) for high-performance applications like 112G and 224G SerDes and coherent optics. They are used in applications that demand the highest level of integration and jitter performance. All PLL components are integrated on-chip, eliminating the risk of noise coupling associated with discrete solutions.

The Si5360 supports free-run and synchronous operation by locking to an external crystal or oscillator or any one of the six input clocks. The Si5360 is quickly and easily configured using Skyworks ClockBuilder<sup>®</sup> Pro (CBPro) software. ClockBuilder Pro assigns a custom part number for each unique configuration. Devices ordered with custom part numbers are factory-programmed, making it easy to get a custom clock configuration uniquely tailored for each application. Custom part numbers which are factory-programmed will power up with a known frequency configuration.

Using the Si5360 serial interface, the device may be user-configured at power up or internally-configured non-volatile memory (NVM) with new configuration using the ClockBuilder Pro Field Programmer.



Skyworks Green<sup>™</sup> products are compliant with all applicable legislation and are halogen-free. For additional information, refer to *Skyworks Definition of Green*<sup>™</sup>, document number SQ04–0074.



Figure 1. Si5360 Simplified Block Diagram

# **1. Feature List**

- Generates any output frequency in any format from any input frequency
- Ultra-low jitter performance
  - <55 fs RMS typ. in integer mode
  - 100 fs RMS typ. in fractional mode
  - Up to 6 differential/single-ended inputs
    - External crystal: 48 MHz to 61.44 MHz
    - Differential:
      - INx: 30.72 MHz to 750 MHz
      - External XO: 30.72 MHz to 983.04 MHz
    - CMOS:
      - INx: 30.72 MHz to 250 MHz
      - External XO: 30.72 MHz to 250 MHz
  - 18 programmable clock outputs
  - Integer divider
    - Differential: 8 kHz to 1.3 GHz
    - CMOS: 8 kHz to 250 MHz
  - Fractional divider
    - Differential: 8 kHz to 650 MHz
  - CMOS:8 kHz to 250 MHz
- Highly configurable outputs:
  - Fixed formats LVDS, S-LVDS, LVPECL, LVCMOS, CML, and HCSL
- User-programmable signal amplitude
- Glitchless on-the-fly output frequency changes
- DCO Mode: as low as 0.001 ppb steps
- Status monitoring (LOS and LOL)
- Core voltage: 3.3 V, 1.8 V
- Output supply pins: 3.3 V, 2.5 V, 1.8 V
- Serial Interface: I<sup>2</sup>C or SPI (3- or 4-wire)
- ClockBuilder Pro software tool simplifies device configuration
- Package: 72-Lead QFN, 10 x 10 mm
- Extended temperature range
  - -40 to +95 °C ambient
  - -40 to +105 °C board
- Pb-free, RoHS compliant

Note: Specifications on this page are for reference only. Refer to Electrical Specifications for device performance.

# **Pinout Diagram**



Figure 2. Si5360 Pinout (Top View)

Skyworks Solutions, Inc. • Phone [949] 231-3000 • sales@skyworksinc.com • www.skyworksinc.com 206668A • Skyworks Proprietary Information • Products and Product Information are Subject to Change without Notice

#### Table 1. Si5360 Pin Descriptions

| Pin Name    | Pin Number | Pin Type <sup>1</sup> | Function                                                                                                                                                                                                                                                                                                                         |  |  |  |
|-------------|------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Inputs      |            |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| XO_IN       | 59         |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| XO_INb      | 60         | I                     | Input for low phase noise (XO)                                                                                                                                                                                                                                                                                                   |  |  |  |
| xv          | 62         | I                     | XTAL Shield<br>Connect this pin directly to the XTAL and capacitor ground pins. Do not ground the XV pin. XV should<br>be isolated from the PCB ground plane. Refer to the "AN1357: Si5360/61/62/63 Schematic Design and<br>Board Layout Guide" for layout guidelines.                                                           |  |  |  |
| XA<br>XB    | 63<br>64   | I                     | Crystal Input<br>Input pins for external crystal (XTAL). XA and XB pins can be left unconnected when not in use.                                                                                                                                                                                                                 |  |  |  |
| INO         | 65         |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| IN0b        | 66         |                       | Clask Invite                                                                                                                                                                                                                                                                                                                     |  |  |  |
| IN1         | 67         |                       | <b>Clock Inputs</b><br>INO-IN3 accept an input clock for synchronizing the device. They support both differential and single-                                                                                                                                                                                                    |  |  |  |
| IN1b        | 68         |                       | ended clock signals. When operating in single- ended mode, inputs IN2 and IN3 can provide two SE                                                                                                                                                                                                                                 |  |  |  |
| IN2         | 69         | I                     | inputs each for a total of six inputs. Refer to the "AN1357: Si5360/61/62/63 Schematic Design and Board Layout Guide" for input termination options. These pins are high-impedance and must be ter-                                                                                                                              |  |  |  |
| IN2b        | 70         |                       | minated externally. INO-IN3 can be disabled in CBPro and the pins left unconnected if unused.                                                                                                                                                                                                                                    |  |  |  |
| IN3         | 71         |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| IN3b        | 72         |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| Outputs     |            |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT0b       | 2          |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT0        | 3          |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT1b       | 4          | 0                     |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT1        | 5          |                       | Output Clocks<br>The output clocks can be programmed as single-ended CMOS or differential LVDS, S-LVDS, CML, HCSL<br>or ac-coupled LVPECL and support a programmable signal amplitude and common-mode voltage.                                                                                                                   |  |  |  |
| OUT2b       | 7          |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT2        | 8          |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT3b       | 9          |                       | Desired output signal format is configurable in CBPro. Termination recommendations are provided in                                                                                                                                                                                                                               |  |  |  |
| OUT3        | 10         |                       | the "AN1357: Si5360/61/62/63 Schematic Design and Board Layout Guide". Unused outputs should be left unconnected.                                                                                                                                                                                                                |  |  |  |
| OUT4b       | 11         |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT4        | 12         |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT5b       | 14         |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT5        | 15         |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT6b/GPI0  | 21         |                       | Output Clocks with Input Option                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT6/GPI1   | 22         | l or O                | Output 6 can alternatively be assigned as two General Purpose Inputs (GPI0, GPI1) that can be pro-<br>grammed to have any of the input control functions listed in 5.10 GPI0 Pins General Purpose Input or<br>Output. Regardless of whether Output 6 is functioning as a clock output or GPI, the power supply will<br>be VDDO3. |  |  |  |
| OUT7b       | 24         |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT7        | 25         |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT8b       | 27         |                       | Output Clocks                                                                                                                                                                                                                                                                                                                    |  |  |  |
| OUT8        | 28         | 0                     | The output clocks can be programmed as single-ended CMOS or differential LVDS, S-LVDS, CML, HCSL or ac-coupled LVPECL and support a programmable signal amplitude and common-mode voltage. The                                                                                                                                   |  |  |  |
| OUT9b       | 30         | 0                     | desired out- put signal format is configurable in CBPro. Termination recommendations are provided                                                                                                                                                                                                                                |  |  |  |
| OUT9        | 31         |                       | in the "AN1357: Si5360/61/62/63 Schematic Design and Board Layout Guide". Unused outputs should be left unconnected.                                                                                                                                                                                                             |  |  |  |
| OUT10b      | 32         | 1                     |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT10       | 33         |                       |                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT11b/GPI2 | 35         |                       | Output Clocks with Input Option                                                                                                                                                                                                                                                                                                  |  |  |  |
| OUT11/GPI3  | 36         | l or O                | Output 11 can alternatively be assigned as two General Purpose Inputs (GPI2, GPI3) that can be pro-<br>grammed to have any of the input control functions listed in GPIO Pin Descriptions. Regardless of<br>whether Output 11 is functioning as a clock output or GPI, the power supply will be VDDO5.                           |  |  |  |

#### Table 1. Si5360 Pin Descriptions (Continued)

| Pin Name         | Pin Number                                                                                                                                              | Pin Type <sup>1</sup> | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| OUT12b           | 37                                                                                                                                                      |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| OUT12            | 38                                                                                                                                                      |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| OUT13b           | 39                                                                                                                                                      |                       | Output Clocks<br>The output clocks can be programmed as single-ended CMOS or differential LVDS, S-LVDS, CML, HCSL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| OUT13            | 40                                                                                                                                                      | О                     | or ac-coupled LVPECL and support a programmable signal amplitude and common-mode voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| OUT14b           | 42                                                                                                                                                      | 0                     | Desired output signal format is configurable in CBPro. Termination recommendations are provided in the "AN1357: Si5360/61/62/63 Schematic Design and Board Layout Guide". Unused outputs should be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| OUT14            | 43                                                                                                                                                      |                       | left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| OUT15b           | 44                                                                                                                                                      |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| OUT15            | 45                                                                                                                                                      |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| OUT16b           | 46                                                                                                                                                      |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| OUT16            | 47                                                                                                                                                      | 0                     | Output Clocks with Programmable LVCMOS Slew Rate<br>When outputs 16 and 17 are configured as LVCMOS outputs, they can also have the slew rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| OUT17b 49        |                                                                                                                                                         | 0                     | adjusted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| OUT17            | 50                                                                                                                                                      |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| Serial Interface |                                                                                                                                                         |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| SDA/SDIO         | 52                                                                                                                                                      | I/O                   | Serial Data Interface<br>This is the bidirectional data pin (SDA) for the $I^2C$ interface. This pin must be pulled high to VDDIO<br>using an external resistor of at least 1 k $\Omega$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| SCLK             | 53                                                                                                                                                      | I                     | Serial Clock Input Interface<br>This is the bidirectional I <sup>2</sup> C clock pin. Clock stretching (i.e., driving SCL low to insert wait-states) wi<br>be utilized when operating at rates greater than 100 kHz. This pin must be pulled up to VDDIO usi<br>an external resistor of at least 1 k $\Omega$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| A0/CSb           | 55                                                                                                                                                      | I                     | I <sup>2</sup> C Address Select<br>This pin functions as the optional A0 I <sup>2</sup> C address input pin. Attach a 4.7 kΩ pull-up resistor to V <sub>DDIO</sub> ,<br>or a 4.7 kΩ pull-down resistor to ground to select the I <sup>2</sup> C slave address. This pin can be left floating i<br>unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| GPIO3 (A1/SDO)   | 56                                                                                                                                                      | 0                     | Serial Data Out Pin when Operating in 4-wire SPI Mode<br>This can also function as the GPIO3 pin when operating in 3-wire SPI mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| Control/Status   |                                                                                                                                                         |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| GPIO0            | 16                                                                                                                                                      |                       | Programmable General Purpose Input or Outputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| GPIO1            | 18                                                                                                                                                      | l or O                | These pins can be programmed to the functions defined in GPIO Pin Descriptions. See "Si5360 Refer-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| GPIO2            | 19                                                                                                                                                      |                       | ence Manual" for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| RSTb             | 20                                                                                                                                                      | I                     | <b>Device Reset</b><br>This pin functions as an active-low reset input and is used to generate a device reset when held low<br>for at least the specified Minimum Pulse Width. This resets the device back to a known state and<br>reloads the NVM frequency plan and application. All clocks will stop while the RSTb pin is asserted. If<br>there is no frequency plan in NVM, the reset<br>pin will return the device to the bootloader state in which it is waiting for<br>the frequency plan and application to be downloaded by the host controller. This pin accepts a CMOS<br>input and is internally pulled up with a ~20 k $\Omega$ resistor to V <sub>DDIO</sub> . AN1357: Si5360/1/2/3 Schematic<br>Design and Board Layout Guide" for more details on RSTb pin circuitry |  |  |  |
| Power            |                                                                                                                                                         |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| VDDIN            | 1                                                                                                                                                       | Р                     | Input Clock Supply Voltage<br>Supply voltage 3.3 V, 2.5 V or 1.8 V for the input clock buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| VDDO1            | 6                                                                                                                                                       |                       | Output Clock Supply Voltage 1 to 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| VDDO2            | 13                                                                                                                                                      |                       | Supply voltage 3.3 V, 2.5 V, or 1.8 V for outputs. Leave V <sub>DDIO</sub> pins of unused output drivers uncon-<br>nected. An alternate option is to connect the VDDO pin to a power supply and disable the output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| VDDO3            | 23                                                                                                                                                      |                       | driver to minimize current consumption. A 0402 1 µF capacitor should be placed very near each of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| VDDO4            | 29                                                                                                                                                      |                       | these pins. V <sub>DDIO</sub> may not exceed VDDA.<br>The banks of outputs are powered as follows:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| VDDO5            | 34                                                                                                                                                      | Р                     | VDD01 - OUT[0:3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| VDDO6            | 41                                                                                                                                                      | -                     | VDDO2 - OUT[4:5]<br>VDDO3 - OUT[6:7]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| VDDO7            | VDD06         41         VDD0           VDD0         VDD0         VDD0           VDD07         48         VDD0           VDD0         VDD0         VDD0 |                       | VDD03 - OUT[8:9]<br>VDD05 - OUT[10:11]<br>VDD06 - OUT[12:15]<br>VDD07 - OUT[16:17]<br>Data sheet jitter performance requires all outputs in a given bank to operate at a single frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |

| Pin Name   | Pin Number        | Pin Type <sup>1</sup> | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|------------|-------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VDDA       | 17                | Ρ                     | Core Analog Supply Voltage<br>This core supply can operate from a 3.3 V or 1.8 V power supply for low power mode. Note that all<br>other supply voltages must be equal or lower voltage than the VDDA pin so in low power mode no<br>other supply can exceed 1.8 V. See the "AN1357: Si5360/61/62/63 Schematic Design and Board Layout<br>Guide" for power supply filtering recommendations. A 0402 1 $\mu$ F capacitor should be placed very<br>near each of these pins. |  |
| VDD18      | 26                |                       | Core Supply Voltage 1.8 V                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| VDD18      | 51                | Р                     | The device core operates from a 1.8 V supply. See the "AN1357: Si5360/61/62/63 Schematic Design<br>and Board Layout Guide" for power supply filtering recommendations. A 0402 1 $\mu$ F capacitor should                                                                                                                                                                                                                                                                  |  |
| VDD18      | 54                |                       | be placed very near each of these pins.                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| VDDIO      | 57                | Р                     | Control, Status IO Clock Supply Voltage<br>Supply voltage 3.3 V, 2.5 V, or 1.8 V for the serial interface, Control, and Status inputs and output                                                                                                                                                                                                                                                                                                                          |  |
| VDDXO      | 58                | Ρ                     | <b>Reference Supply Voltage</b><br>Supply voltage of 3.3 V or 1.8 V supported for the reference. For best performance, VDDXO should be<br>the same voltage as the VDD_XO.                                                                                                                                                                                                                                                                                                 |  |
| GND PAD    | Package<br>bottom | Ρ                     | <b>Exposed Die Attach Pad</b><br>The exposed die attach pad (ePAD) on the bottom of the package must be connected to electrical<br>ground.                                                                                                                                                                                                                                                                                                                                |  |
| No Connect |                   | -                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| N/C        | 61                | N/C                   | Leave this pin floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |

1. I = Input, O = Output, P = Power, N/C = No Connect.

# 2. Functional Description

The Si5360 fifth generation DSPLL provides any-frequency multiplication of the reference or selected input frequency. Input switching is controlled manually via API command. The output frequency stability and accuracy is determined by the crystal and oscillator circuit (OSC) or the selected input reference. The integer dividers (Q) and MultiSynth dividers generate integer or fractionally related output frequencies for the output stage.

A cross point switch connects any of the integer dividers (Q) and MultiSynth generated frequencies to any of the outputs. Additional integer (R) determines the final output frequency for the MultiSynth generated outputs. Integer divider (R) is not used for integer (Q). For best jitter performance, the integer Q divider is preferred.



Figure 3. Si5360 Typical 56G/112G SerDes Application (Up to Three Domains)

# 2.1. Frequency Configuration

The frequency configuration of the DSPLL is programmable through the serial interface and can also be stored in non-volatile memory. The combination of input dividers (P), fractional frequency multiplication (M), integer output division (Q), fractional output division (N), and integer output division (R) allows the generation of virtually any output frequency on any of the outputs. All divider values for a specific frequency plan are easily determined using the CBPro utility.

# 2.2. Inputs

## 2.2.1. XA/XB Crystal Inputs

An internal crystal oscillator exists between pin XA and XB. When this oscillator is enabled, an external crystal connected across these pins will oscillate and provide a clock input to the PLL. A crystal frequency of 48 MHz can be used although crystals in the frequency range of 48 MHz to 54 MHz are recommended for best jitter performance. The device includes internal XTAL loading capacitors which eliminate the need for external capacitors and also has the benefit of reduced noise coupling from external sources. The AN1357: Si5360/61/62/63 Schematic Design and Board Layout Guide provides additional information on PCB layout recommendations for the crystal to ensure optimum jitter performance. Refer to Si55xx, Si540x, and Si536x Recommended XTAL, XO, VCXO, TCXO, and OCXO Reference Manual for crystal specifications and recommended crystals.

To achieve optimal jitter performance and minimize BOM cost, a crystal is recommended on the XA/XB crystal input. A clock (e.g., XO) may be used through the XO\_IN input, but it may result in higher output jitter unless the phase noise of the XO is extremely low. When using an external XO, it is important to select one that meets the jitter performance requirements of the end application. Selection between the external XTAL or input clock is controlled by API command.

### 2.2.2. XO\_IN Inputs

An alternative to using an external XTAL is to connect a crystal oscillator (XO) directly to the XO\_IN input. The XO\_IN inputs accommodate both single-ended CMOS as well as differential XOs. Note that XO phase noise below the PLL loop bandwidth of approximately 1 MHz will pass through to the output. In addition to selecting XOs with appropriate noise in this frequency band, be sure to filter the VDD supplying power to the XO since many XOs have poor supply rejection.

#### 2.2.3. Input Clocks (IN0, IN1, IN2, IN3)

In addition to the XO\_IN input, there are four additional differential inputs which can also be configured as singleended CMOS inputs. Both INO and IN1 can support a single CMOS input, while IN2 and IN3 can be configured as dual CMOS inputs. This allows support for up to six CMOS inputs, or any combination of differential and CMOS inputs.



Figure 4. Input Structure

### 2.2.4. Input Terminations

Refer to "AN1357: Si5360/61/62/63 Schematic Design and Board Layout Guidelines" for guidance on input terminations.

#### 2.2.5. Input Selection

Input selection to the PLL can be controlled manually through API command only.

#### 2.2.6. Unused Inputs

Unused inputs should be configured as "Unused (Powered Down)," and the pins may be left unconnected or accoupled to ground. Refer to "AN1357: Si5360/61/62/63 Schematic Design and Board Layout Guidelines" for recommendations on how to minimize system noise on any CMOS input or any differential input configured as "Enabled" but not actively being driven by a clock.

### 2.3. Outputs

The Si5360 supports 18 differential output drivers with configurable voltage swing and common mode voltage covering a wide variety of differential signal formats. In addition to preset differential levels such as LVPECL, LVDS, S-LVDS, CML and HCSL, the Si5360 can also be programmed to a custom differential threshold that allows the signal to be sent directly to other chipsets without complicated termination circuits, simplifying the complexity of the board layout.

The outputs can also be configured as single-ended LVCMOS (3.3 V, 2.5 V, or 1.8 V) providing up to 36 single-ended outputs, or any combination of differential and single-ended outputs. Two of the output drivers (OUT16 and OUT17) have slew rate control when in LVCMOS mode. This allows limiting the rise time of the output signal to reduce the possibility of crosstalk to adjacent output drivers. The outputs have power supply pins (VDDOx) for output driver groups of 4-2-2-2-4-2, which can be powered at 3.3, 2.5, or 1.8 V. The LVCMOS output voltage is set by the VDDOx pin. Refer to Table 1, "Si5360 Pin Descriptions," on page 5.

#### 2.3.1. Output Crosspoint

A crosspoint allows any of the output drivers to connect with the PLL, reference input, or any NA/NB MultiSynth output. A digital output delay adjustment is possible on each of the Q divider outputs to provide output-to-output alignment for the same output source. The crosspoint configuration and delay adjustments are programmable and are stored in NVM so that the desired output configuration is ready at powerup.



Figure 5. Output Structure

#### 2.3.2. Differential and LVCMOS Output Terminations

Refer to "AN1357: Si5360/61/62/63 Schematic Design and Board Layout Guidelines" for guidance on output terminations.

#### 2.3.3. Slew Rate Limited (SRL) LVCMOS Outputs

The swing of LVCMOS and SRL LVCMOS outputs is rail-to-rail; so, the swing is determined by the voltage of the corresponding VDDO pin of the LVCMOS or SRL LVCMOS output. Each output driver configured as LVCMOS or SRL LVCMOS has two outputs, OUTx/OUTxb. The polarity of each of the two outputs may be independently configured as a non-inverted or inverted output as well as enabled or disabled. If the phase between LVCMOS outputs is not critical, it is suggested to configure the pair with one non-inverted and one inverted to reduce noise coupling and noise generated on the supply.

OUT16/16b and OUT17/17b may be configured as SRL LVCMOS outputs, which have a lower slew rate and significantly less crosstalk than conventional LVCMOS outputs.

## 2.3.4. Output Enable Disable

Each output driver may be enabled/disabled through programmable GPIO pins. There are two output enable groups, OEO and OE1, which are logically ORed together to determine which outputs are enabled at any point in time. CBPro allows the control and selection of the GPIO pin mapping to the outputs.

Outputs may also be enabled/disabled using the device API. If an output is assigned as GPIO controlled, it cannot be controlled via the API. The API controlled output enable allows for more flexibility than the GPIO control as any of the outputs can be individually enabled/disabled via an API command.

#### 2.3.5. State of Disabled Output

The disabled state of an output driver may be configured as stop high, stop low, or Hi-Z. CMOS outputs <2 MHz can also be configured as Hi-Z with weak internal pullup/down.

Differential outputs, when disabled, will maintain the output common-mode voltage even while the output is not toggling. This minimizes disturbances when disabling and enabling clock outputs.

#### 2.3.6. Output Dividers

The device utilizes both integer Q dividers and fractional NA, NB MultiSynth output dividers. The ClockBuilder Pro software chooses the optimal divide values based on the user-defined frequency plan.

A summary of each class of divider is listed below:

- 1. Output Q Divider: Q17-Q0 a. Integer Only Divide Value
- 2. Output N Divider: NA, NB a. MultiSynth Divider, Integer or Fractional Divide Value
- 3. Output Divider: R17-R0 a. Integer Only Divide Value

#### 2.3.7. Output Skew Control

Output skew control allows outputs that are derived from the Q dividers to be phase adjusted in steps of 1/fvco or 1/(4\*fvco) when the fine adjust is enabled. The exact skew adjustment and step sizes are reported on the Output Skew Control Tab of the CBPro Wizard.

#### 2.3.8. Dynamic Phase Adjust

Output skew can also be controlled dynamically by API command during operation using OUTPUT\_PHINC and OUTPUT\_PHDEC. The parameter settings for API control can be found on the ClockBuilder Pro tab of Dynamic Phase Adjust (DPA) Outputs.

#### 2.4. DSPLL®

The DSPLL controls the central VCO which provides many of the essential functions for the device such as generating ultra-low phase noise clocks and maintaining frequency accuracy. It operates by referencing one of many external frequency sources. In crystal mode, a simple low-cost fixed frequency crystal (XTAL) may provide the low phase noise reference or the DSPLL may lock to a clock input. The option of using a crystal oscillator (XO) is also available.

## 2.5. MultiSynthA (NA), MultiSynthB (NB)

In general, both MultiSynthA and MultiSynthB have identical performance and flexibility and can be independently configured and controlled through the serial interface. Each of the MultiSynths support an optional DCO mode.

## 2.5.1. DCO Mode

The DCO in the DSPLL can be frequency controlled in predefined steps ranging from <1 ppt to several ppm. The DCO can be controlled when the DSPLL is locked to an external input. The frequency adjustments are controlled through the serial interface by triggering a Device API command, or by pin control using frequency increments (FINC) or decrements (FDEC). Both the FINC and FDEC pins are available through the configurable GPIO pins. The DSPLL can be assigned to the FINC and FDEC pins. An FINC will add the frequency step word to the DSPLL output frequency, while an FDEC will decrement it.

The PLL feedback divider may also use FINC/FDEC DCO, adjusting all output frequencies simultaneously. This mode is available using API commands only.

## 2.6. GPIO Pins General Purpose Input or Output

There are four GPIO pins which have programmable functions. They can be assigned as either an input or an output from one of the functions shown in the table below. OUT6/11 can be re-purposed as GPIs when they are not being used as clock outputs.

The GPI are programmable as either active high or active low via ClockBuilder Pro. Active low GPI are indicated by adding a "b" at the end of the function name for example "OEb" as displayed in ClockBuilder Pro. All GPI pins have a weak pull-up (PU) or pull-down (PD) resistor to set a default state when not externally driven. The default state of the GPI is always de-asserted except for OEx which is asserted by default to enable the outputs. The internal resistance of the PU/PD resistor is 20 k $\Omega$  typical.

GPIO selectable status outputs (GPO) are push-pull and do not require any external pull-up or pull-down resistors.

| Function                                | Description                                                                                          |
|-----------------------------------------|------------------------------------------------------------------------------------------------------|
| GPIO Selectable Control Inputs (GPI)    |                                                                                                      |
| FINC                                    | DCO Frequency Increment.                                                                             |
| FDEC                                    | DCO Frequency Decrement.                                                                             |
| OE0–OE1                                 | Output enable for specific outputs or group of outputs as defined by the grouping assigned in CBPro. |
| GPIO Selectable Status Outputs (GPC     |                                                                                                      |
| REF_LOS                                 | Loss of signal at XA/XB or XO_IN/XO_INb pins.                                                        |
| INTR                                    | Interrupt pin for the device. Programmable Boolean combination of PLL_LOL, REF_LOS                   |
| Serial Interface (I <sup>2</sup> C/SPI) |                                                                                                      |
| A1/SDO                                  | A1/SDO of serial interface. Assignable to GPIO3 only.                                                |
| A0/CSb                                  | A0/CSb of serial interface.                                                                          |
| SDA/SDIO                                | SDA/SDIO of serial interface.                                                                        |
| SCLK                                    | SCLK of serial interface.                                                                            |

#### Table 2. General Purpose Input or Output

### 2.6.1. Device Initialization and Reset

Once power is applied, the device begins an initialization period where it downloads pre-configured register values and configuration data from NVM and performs other initialization tasks. Communicating with the device through the serial interface is possible once this initialization period is complete. A hard reset is functionally similar to a device power-up. All registers will be restored to the values stored in NVM, and all circuits will be restored to their initial state including the serial interface. A hard reset is initiated using the RSTb pin or by API command. The global soft reset API restarts all PLLs without updating register values. Output clocks do not toggle in either type of reset.



#### 2.6.2. Locked Mode

Once locked, the PLL will generate clock outputs that are frequency and phase locked to the selected input clock. Any frequency or phase variation on the input will also appear on the outputs. This includes thermal drift of XO or XTAL inputs.

## 2.7. Status and Alarms

The Si5360 has monitors for the PLL and input/output clocks. See the "Si5360 Reference Manual" for more information.

#### 2.7.1. Interrupt Status

The interrupt flag is asserted when any of the status indicators of the device changes state. The interrupt status may be assigned a GPIO pin, or it may be checked using an API command to show which status indicator caused the interrupt to be asserted.

The Interrupt Pin page in CBPro lists all the status indicators that can be programmed to activate the interrupt pin.

The status indicators that are enabled are logically ORed together so that the assertion of any of these status indicators will cause the interrupt pin to assert. The interrupt pin status depends on the sticky versions of the individual status indicators, so the interrupt pin will stay asserted until the sticky status indicators are cleared.

# 2.8. Serial Interface

Configuration and operation of the Si5360 is controlled by reading and writing API commands using the I<sup>2</sup>C or SPI interface. The SPI mode operates in either four-wire or three- wire modes. The following table defines the GPIO pins assigned to the SPI port. For more information, see "AN1360: Serial Communications and API Programming Guide for Si536x, Si540x, and Si55xx Devices."

| Pin Number | 3-Wire SPI | 4-Wire SPI | ۱²C |
|------------|------------|------------|-----|
| 55         | CSb        | CSb        | A0  |
| 52         | SDIO       | SDI        | SDA |
| 53         | SCLK       | SCLK       | SCK |
| 56         | Unused     | SDO        | A1  |

| Table 3. | Serial | Interface | Pins |
|----------|--------|-----------|------|
|          |        |           |      |

## 2.9. NVM Programming

At power-up, the device downloads its default configuration and settings from internal one-time-programmable (OTP) non-volatile memory (NVM). The NVM can be pre-programmed at the factory with a custom frequency plan such that the device starts generating clocks on its first power-up, or the NVM can be programmed in the field using the API command set. NVM programming in the field must be done with VDDA set to 3.3 V. NVM programming in the field is not supported in Low-Power mode. The NVM can only be burned one time, either at the factory or in the field. For more details on NVM programming, refer to "AN1360: Serial Communications and API Programming Guide for Si536x, Si540x, and Si55xx Devices."

## 2.10. Application Programming Interface API

Communication between the customers' HOST processor and the Si5360 internal microcontroller (MCU) is accomplished through the serial interface. The Si5360 MCU contains API firmware that allows users simple command level access to the device registers. For more details on the Device API and for instructions on programming the clock device, see "AN1360: Serial Communications and API Programming Guide for Si536x, Si540x, and Si55xx Devices" and the "Si5360 Reference Manual."

## 2.11. Power Supplies

The Si5360 has 14 power supply pins. The separate power supplies are used for different functions, providing power locally where it is needed on the die to improve isolation. When no outputs are enabled for a particular VDDOx, that supply pin may be left unconnected. Refer to "AN1357: Si5360/61/62/63 Schematic Design and Board Layout Guide" for more details on power management and filtering recommendations.

## 2.11.1. Power Supply Sequencing

There are no power sequencing requirements between supplies. VDDA and VDD18 should be powered up before releasing RSTb. VDDA must be equal to the highest voltage supply.

#### 2.11.2. Power Supply Ramp Rate

Power supply ramp times must stay within the maximum supply voltage ramp rate as defined in Table 8 on page 20.

### 2.11.3. Low-Power Mode

In Low-Power Mode, the analog core supply voltage (VDDA) of the Si5360 is set to 1.8 V in order to reduce power consumption. Since VDDA must be equal to the highest voltage applied to the Si5360, in Low-Power Mode, all voltage supplies including VDDO must be 1.8 V. A 1.8 V VDDO restricts the output format to S-LVDS, LVCMOS, or HCSL. If standard LVPECL / LVDS common- mode voltages are required, Low-Power Mode cannot be used.

NVM programming in the field is not supported in Low-Power Mode since NVM programming requires VDDA to be 3.3 V. Refer to "AN1357: Si5360/61/62/63 Schematic Design and Board Layout Guide" for VDDXO and XO/XTAL connections and terminations for Low-Power Mode.

# 3. Electrical and Mechanical Specifications

All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temp of 25 °C unless otherwise noted.

| Parameter                                            | Symbol          | Test Condition                        | Value        | Unit   |
|------------------------------------------------------|-----------------|---------------------------------------|--------------|--------|
|                                                      | VDDIN           |                                       | -0.5 to 3.8  | V      |
|                                                      | VDDXO           |                                       | -0.5 to 3.8  | V      |
| DC supply voltage                                    | VDD18           | <10 s                                 | -0.5 to 2.4  | V      |
| DC supply voltage                                    | VDDA            | <10 s                                 | -0.5 to 3.8  | V      |
|                                                      | VDDO            | <10 s                                 | -0.5 to 3.8  | V      |
|                                                      | Vddio           | <10 s                                 | -0.5 to 3.8  | V      |
|                                                      | VI1             | XO_IN/XO_INb, INx/INxb                | -0.85 to 3.8 | V      |
| Input voltage range                                  | V <sub>I2</sub> | GPIO0-3, RSTb, SCLK, SDA/SDIO, A0/CSb | -0.5 to 3.8  | v      |
|                                                      | VI3             | ХА/ХВ                                 | -0.5 to 2.7  | V      |
| Latch-up tolerance                                   | LU              |                                       | JESD78 Comp  | oliant |
| ESD tolerance                                        | HBM             | 100 pF, 1.5 kΩ                        | 2.0          | kV     |
| Storage range                                        | TSTG            |                                       | -55 to 150   | °C     |
| Maximum junction temperature in operation            | Тлст            |                                       | 125          | °C     |
| Soldering temperature (Pb-free profile) <sup>4</sup> | TPEAK           |                                       | 260          | °C     |
| Soldering time at TPEAK (Pb-free profile)4           | ТР              |                                       | 20 to 40     | s      |

Table 4. Si5360 Absolute Maximum Ratings<sup>1, 2, 3</sup>

1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2 **RoHS-6** compliant

For more packaging information, go to https://www.skyworksinc.com/Product\_Certificate.aspx
 The device is compliant with JEDEC J-STD-020.

ESD Handling: Industry-standard ESD handling precautions must be adhered to at all times to avoid damage to this device.

#### Table 5. Si5360 Thermal Conditions

| Deventer                                  | Gunahal           | Test Condition | Typical Value      |                   | l la it |  |
|-------------------------------------------|-------------------|----------------|--------------------|-------------------|---------|--|
| Parameter                                 | Symbol            | Test Condition | JEDEC <sup>1</sup> | CEVB <sup>2</sup> | Unit    |  |
|                                           |                   | Still air      | 16.15              | 11.17             | °C/W    |  |
| Thermal Resistance Junction to Ambient    | ΑΙθ               | 1 m/s          | 10.77              | 8.10              | °C/W    |  |
|                                           |                   | 2 m/s          | 9.63               | 7.53              | °C/W    |  |
| Thermal Resistance Junction to Board      | $\Psi_{JB}{}^{3}$ | Still air      | 3.33               | 3.08              | °C/W    |  |
| Thermal Resistance Junction to Top Center | Ψ <sub>JC</sub>   | Still air      | 0.03               | 0.05              | °C/W    |  |

Based on PCB dimension: 4" x 4.5", PCB thickness: 1.6 mm, number of Cu layers: 2.
 Customer EVB: 8-layer board, board dimensions: ~9 x 9", all 8-layers are copper poured.

3.  $\Psi$ JB can be used to calculate the junction temperature based on the board temperature and power dissipation for a given frequency plan, T<sub>1</sub> = T<sub>PCB</sub> +  $\Psi$ JB \* PD.

T<sub>PCB</sub> should be measured as close to the Si5360 DUT as possible since temperature may vary across the PCB.

#### Table 6. Si5360 Recommended Operating Conditions

V<sub>DD18</sub> = 1.8 V ±5%, V<sub>DDXO</sub> = V<sub>DDA</sub> = 3.3 V ±5%, All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = −40 to 95 °C Low Power Mode: V<sub>DD18</sub> = V<sub>DDI0</sub> = V<sub>DD10</sub> = V<sub>DDX0</sub> = V<sub>DDA</sub> = V<sub>DD0</sub> = 1.8 V ±5%, T<sub>A</sub> = −40 to 95 °C

| Parameter                          | Symbol              | Test Condition | Min  | Тур  | Max                           | Unit |
|------------------------------------|---------------------|----------------|------|------|-------------------------------|------|
| Ambient temperature                | T <sub>A</sub>      |                | -40  | 25   | 95                            | °C   |
| Board temperature                  | Τ <sub>Β</sub>      |                | -40  | 65   | 105                           | °C   |
| Junction temperature               | TJ <sub>MAX</sub> 1 |                | -    | -    | 125                           | °C   |
|                                    | V <sub>DD18</sub>   |                | 1.71 | 1.80 | 1.89                          | V    |
|                                    | VDDA <sup>2</sup>   |                | 3.14 | 3.30 | 3.47                          | V    |
| Core supply voltage                | VDDA                | Low-power mode | 1.71 | 1.80 | 1.89                          | V    |
|                                    | VDDXO               |                | 3.14 | 3.30 | V <sub>DDA</sub> <sup>2</sup> | V    |
|                                    | VDDAO               | Low-power mode | 1.71 | 1.80 | 1.89                          | V    |
|                                    |                     |                | 3.14 | 3.30 | V <sub>DDA</sub> <sup>2</sup> | V    |
| nput supply voltage                | VDDIN               |                | 2.38 | 2.50 | 2.62                          | V    |
|                                    |                     |                | 1.71 | 1.80 | 1.89                          | V    |
|                                    |                     |                | 3.14 | 3.30 | V <sub>DDA</sub> <sup>2</sup> | V    |
| GPIO supply voltage                | VDDIO               |                | 2.38 | 2.50 | 2.62                          | V    |
|                                    |                     |                | 1.71 | 1.80 | 1.89                          | V    |
|                                    |                     |                | 3.14 | 3.30 | V <sub>DDA</sub> <sup>2</sup> | V    |
| Clock output driver supply voltage | VDDO                |                | 2.38 | 2.50 | 2.62                          | V    |
|                                    |                     |                | 1.71 | 1.80 | 1.89                          | V    |

1. Ambient temperature of 95 °C may not be possible with all configurations. This is dependent on device configuration. T<sub>J</sub> cannot exceed a max of 125 °C.

2. V<sub>DDA</sub> must be greater than or equal to the highest voltage applied to the device. In Low-Power Mode, all voltage supplies must be set to 1.8 V.

#### Table 7. Si5360 Performance Characteristics

#### V<sub>DD18</sub> = 1.8 V ±5%, V<sub>DDXO</sub> = V<sub>DDA</sub> = 3.3 V ±5%, All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = −40 to 95 °C Low Power Mode: V<sub>DD18</sub> = V<sub>DDI0</sub> = V<sub>DDXO</sub> = V<sub>DDA</sub> = V<sub>DDO</sub> = 1.8 V ±5%, T<sub>A</sub> = −40 to 95 °C

| Parameter                                                    | Symbol               | Comment                                                                             | Min         | Тур    | Max                     | Units |
|--------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------|-------------|--------|-------------------------|-------|
| Initial start-up time                                        | t <sub>START</sub> 1 | Time from POR to when the device generates<br>output clocks from NVM frequency plan | _           | 25     | 40                      | ms    |
|                                                              | t <sub>RDY</sub>     | POR to API ready                                                                    | _           | 25     | 30                      | ms    |
| PLL re-lock time <sup>2</sup>                                | t <sub>ACQ</sub>     |                                                                                     | -           | 25     | 40                      | ms    |
|                                                              |                      | Range <sup>2, 3</sup>                                                               | -TVCO x 127 | -      | +T <sub>VCO</sub> x 127 | ps    |
| output delay adjustment<br>sypical T <sub>VCO</sub> = 90 ps) | t <sub>QDIV</sub>    | Resolution                                                                          |             | TVCO   | _                       | ps    |
| (typical 10(0 - 50 ps)                                       |                      | Resolution (fine delay enabled)                                                     |             | TVCO/4 | -                       | ps    |
| Pull-in range                                                | ω <sub>P</sub>       |                                                                                     | -           | ±100   | -                       | ppm   |
|                                                              |                      | 644.53125 MHz                                                                       | -           | 52     | 70                      | fs    |
|                                                              |                      | 625 MHz                                                                             | -           | 53     | 82                      | fs    |
|                                                              |                      | 390.625 MHz                                                                         | _           | 52     | 70                      | fs    |
|                                                              |                      | 322.265625 MHz                                                                      | _           | 52     | 70                      | fs    |
|                                                              | Q Div                | 312.5 MHz                                                                           | -           | 54     | 70                      | fs    |
|                                                              |                      | 156.25 MHz                                                                          | _           | 55     | 74                      | fs    |
| RMS jitter<br>crystal reference <sup>4, 5, 9</sup>           |                      | 125 MHz                                                                             | _           | 60     | 80                      | fs    |
|                                                              |                      | 100 MHz                                                                             | _           | 65     | 85                      | fs    |
|                                                              | MultiSynth NA/NB Div | 644.53125 MHz                                                                       | _           | 57     | 75                      | fs    |
|                                                              |                      | 322.265625 MHz                                                                      | _           | 58     | 80                      | fs    |
|                                                              |                      | 156.25 MHz                                                                          | _           | 64     | 85                      | fs    |
|                                                              |                      | 125 MHz                                                                             | _           | 70     | 96                      | fs    |
|                                                              |                      | 100 MHz                                                                             | _           | 112    | 130                     | fs    |
|                                                              |                      | 25/50 MHz                                                                           | _           | 130    | 155                     | fs    |
|                                                              |                      | 644.53125 MHz                                                                       | _           | 102    | 135                     | fs    |
|                                                              |                      | 390.625 MHz                                                                         | _           | 105    | 145                     | fs    |
|                                                              |                      | 312.5 MHz                                                                           | _           | 100    | 124                     | fs    |
|                                                              | Q Div                | 156.25 MHz                                                                          | _           | 98     | 121                     | fs    |
|                                                              |                      | 125 MHz                                                                             | _           | 112    | 140                     | fs    |
| RMS jitter                                                   |                      | 100 MHz                                                                             | _           | 106    | 132                     | fs    |
| clock input (INx/INxb) <sup>4, 6, 9</sup>                    |                      | 25/50 MHz                                                                           | _           | 109    | 140                     | fs    |
|                                                              |                      | 644.53125 MHz                                                                       | _           | 104    | 135                     | fs    |
|                                                              |                      | 322.265625 MHz                                                                      | _           | 102    | 132                     | fs    |
|                                                              | MultiSynth NA/NB Div | 156.25 MHz                                                                          | _           | 103    | 125                     | fs    |
|                                                              |                      | 125 MHz                                                                             | _           | 120    | 146                     | fs    |
|                                                              |                      | 100 MHz                                                                             | _           | 140    | 162                     | fs    |
| Buffered output jitter perfor-                               |                      | Crystal mode <sup>7</sup>                                                           | _           | 78     | _                       | fs    |
| mance 12 kHz to 20 MHz                                       |                      | XO_IN additive jitter <sup>8</sup>                                                  | _           | 39     | _                       | fs    |

1. Assumes crystal, XO or clock input is available at power up.

2. Time between manual input clock selected and PLL re-locked

3. Output delay adjustment range will vary depending on frequency plan. Output delay adjust range (ns) is displayed in the "Output Skew Control" step of the CBPro Wizard.

4. Added jitter and spurs due to crosstalk is frequency plan dependent and can be determined using the ClockBuilder Pro Spur Analysis tool.

5. Jitter generation conditions: XTAL = 54 MHz TXC 7M54072006, LVPECL and HCSL output formats.

6. Jitter generation conditions: fin = 156.25 MHz from a low noise differential clock input, LVPECL and HCSL output formats.

7. Jitter generation conditions: fout=54 MHz, XTAL = 54 MHz TXC 7M54072006, LVPECL and HCSL output formats.

8. Jitter generation conditions: fout =122.88 MHz output, 3.3 V LVCMOS input, LVPECL and HCSL output formats.

9. Jitter generation conditions: fout >= 100 MHz using 12 kHz to 20 MHz, <100 MHz using 10 kHz to 5 MHz integration ranges.

#### Table 8. Si5360 DC Characteristics

#### V<sub>DD18</sub> = 1.8 V ±5%, V<sub>DDXO</sub> = V<sub>DDA</sub> = 3.3 V ±5%, All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C Low Power Mode: V<sub>DD18</sub> = V<sub>DDI0</sub> = V<sub>DDI0</sub> = V<sub>DDXO</sub> = V<sub>DDA</sub> = V<sub>DD0</sub> = 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C

| Parameter                                                                                                                                     | Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Test Condition                                                           | Min | Тур  | Max                           | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|------|-------------------------------|------|
|                                                                                                                                               | I <sub>DD18</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Si5360 <sup>1, 2</sup>                                                   | _   | 404  | 654                           | mA   |
| Core supply current<br>(VDD18 + VDDA)<br>Peripheral supply current<br>(VDDIN + VDDIO +<br>VDDXO)<br>Output buffer supply cur-<br>rent (VDDOX) | I <sub>DDA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Si5360 <sup>1,2</sup>                                                    | -   | 193  | 233                           | mA   |
|                                                                                                                                               | I <sub>DD18_PD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RSTb = 0                                                                 | _   | 120  | 300                           | mA   |
|                                                                                                                                               | I <sub>DDA_PD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RSTb = 0                                                                 | _   | 15   | 16                            | mA   |
| Peripheral supply current                                                                                                                     | $\frac{I_{DDA}}{I_{DDA}PD} = \frac{I_{PD}}{I_{DDA}PD} = \frac{I_{PD}}{I_{DDA}PD} = \frac{I_{PD}}{I_{DDA}PD} = \frac{I_{PD}}{I_{DDA}PD} = \frac{I_{PD}}{I_{PD}} = \frac{I_{PD}$ | 49                                                                       | mA  |      |                               |      |
| (VDDIN + VDDIO +                                                                                                                              | I <sub>DDXO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Si5360 <sup>1,2</sup>                                                    | _   | 12   | 15                            | mA   |
| VDDXO)                                                                                                                                        | IDDIN_PD + IDDIO_PD +IDDXO_PD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RSTb = 0                                                                 | -   | 2    | 654<br>233<br>300<br>16<br>49 | mA   |
|                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | LVPECL (2.5 V, 3.3 V) @ 156.25 MHz <sup>3</sup>                          | -   | 24   | 26                            | mA   |
|                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | LVDS (2.5 V, 3.3 V) @ 156.25 MHz <sup>3</sup>                            | -   | 13   | 15                            | mA   |
|                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | S-LVDS (1.8 V) @ 156.25 MHz <sup>3</sup>                                 | -   | 12   | 14                            | mA   |
| - · · ·                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CML (1.8 V, 2.5 V, 3.3 V) @<br>156.25 MHz <sup>3</sup>                   | -   | 14   | 17                            | mA   |
|                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3.3 V LVCMOS @ 156.25 MHz <sup>4</sup>                                   | -   | 19   | 22                            | mA   |
|                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.5 V LVCMOS @ 156.25 MHz <sup>4</sup>                                   | -   | 15   | 17                            | mA   |
|                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1.8 V LVCMOS @ 156.25 MHz <sup>4</sup>                                   | -   | 11   | 22                            | mA   |
|                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | HCSL internal termination (1.8 V, 2.5 V, 3.3 V)@ 156.25 MHz <sup>5</sup> | -   | 20   | 23                            | mA   |
|                                                                                                                                               | IDDOX_PD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RSTb = 0                                                                 | -   | 0.23 | 0.3                           | mA   |
| Total nower dissination                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Si5360 <sup>1</sup>                                                      | _   | 2    | 2.8                           | W    |
| iotal power dissipation                                                                                                                       | P <sub>D</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Si5360 low-power mode <sup>2</sup>                                       | _   | 1.4  | 2                             | W    |
| Supply voltage ramp rate                                                                                                                      | T <sub>VDD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Fastest VDD ramp rate allowed on startup                                 | _   | _    | 100                           | V/ms |

1. Typical test configuration: The following frequencies on 12 LVDS outputs:

Four 156.25 MHz (Q) Two 312.5 MHz (Q) One 125 MHz (Q) One 100 MHz (NB) One 50 MHz (NB) Two 644. 53125MHz (NA) One 322.265625 MHz (NA) Excludes power in termination resistors. VDDIN = 1.8 V, VDDO = 3.3 V.

2. Typical test configuration: Same as Note 1, except all supplies set to 1.8 V for Low-Power Mode. Output formats changed to S-LVDS format.

3. Differential outputs terminated into an ac-coupled differential 100  $\Omega$  load.

4. LVCMOS outputs measured into a 5-inch, 50  $\Omega$  PCB trace with 5 pF load.

5. No external termination; amplitude 800 mVpp\_se

#### Table 9. Si5360 Input Specifications

V<sub>DD18</sub> = 1.8 V ±5%, V<sub>DDXO</sub> = V<sub>DDA</sub> = 3.3 V ±5%, All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C Low Power Mode: V<sub>DD18</sub> = V<sub>DDI0</sub> = V<sub>DDXO</sub> = V<sub>DDA</sub> = V<sub>DDA</sub> = V<sub>DDA</sub> = V<sub>DD0</sub> = 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C

| Parameter                         | Symbol                | Test Condition           | Min                                     | Тур                        | Max                     | Units   |
|-----------------------------------|-----------------------|--------------------------|-----------------------------------------|----------------------------|-------------------------|---------|
| LVCMOS (XO Applied to XC          |                       |                          |                                         |                            |                         |         |
| Input frequency range             | fIN_CMOS              |                          | 30.72                                   | _                          | 250                     | MHz     |
| Slew rate <sup>1, 2, 3</sup>      | SR                    |                          | 0.75                                    | _                          | _                       | V/ns    |
| 1                                 | VIL                   |                          | _                                       | _                          | VDDXO x 0.3             | V       |
| Input voltage                     | VIH                   |                          | VDDXO x 0.7                             | -                          | _                       | V       |
| Input resistance                  | RIN                   |                          | -                                       | 63                         | -                       | kΩ      |
| Duty cycle                        | DC                    |                          | 40                                      | -                          | 60                      | %       |
| Capacitance                       | CIN_SE                |                          | _                                       | 1.25                       | -                       | pF      |
| Differential (XO Applied to       | XO_IN)                |                          |                                         |                            |                         |         |
| Input frequency range             | fIN_DIFF              |                          | 30.72                                   | _                          | 983.04                  | MHz     |
| Voltage swing <sup>2</sup>        | VIN_DIFF              |                          | 200                                     | 350 (LVDS)<br>800 (LVPECL) | 1800                    | mVpp_se |
| Slew rate <sup>1, 2, 3</sup>      | SR                    |                          | 0.75                                    | -                          | -                       | V/ns    |
| Duty cycle                        | DC                    |                          | 40                                      | _                          | 60                      | %       |
| Capacitance                       | CIN_DIFF              |                          | _                                       | 2.5                        | -                       | pF      |
| Crystal (Connected to XA/X        | KB Pins) <sup>4</sup> |                          |                                         |                            | •                       |         |
| Frequency range                   | fin_xtal              |                          | 48                                      | _                          | 61.44                   | MHz     |
| Load capacitance                  | CL                    |                          | -                                       | 8                          | -                       | pF      |
| Crystal drive level               | dL                    |                          | —                                       | _                          | 200                     | μW      |
| Equivalent series resis-<br>tance | RESR                  |                          | Refer to the Si55x<br>VCXO, TCXO, and C |                            |                         |         |
| Shunt capacitance                 | CO                    |                          | shunt capacitance                       |                            |                         |         |
| Differential (INx/INxb)           | •                     |                          |                                         |                            |                         |         |
| Input frequency range             | fIN_DIFF              | Differential, AC coupled | 30.72                                   | -                          | 750                     | MHz     |
| input nequency range              | fIN_SE                | Single-ended, AC coupled | 30.72                                   | -                          | 250                     | MHz     |
| Voltage swing                     | VIN_DIFF              | Differential, AC coupled | 200                                     | 350 (LVDS)<br>800 (LVPECL) | 1800                    | mVpp_se |
|                                   | VIN_SE                | Single-ended, AC coupled | 400                                     | 1600                       | 1800                    | mVpp_se |
| Slew rate <sup>3, 5</sup>         | SR                    |                          | 0.4                                     | -                          | -                       | V/ns    |
| Duty cycle                        | DC                    |                          | 40                                      | -                          | 60                      | %       |
| Capacitance                       | CIN_DIFF              |                          | _                                       | 2.5                        | -                       | pF      |
| LVCMOS (INx/INxb)                 |                       |                          |                                         |                            |                         |         |
| Input frequency range             | fIN_LVCMOS            |                          | 30.72                                   | -                          | 250                     | MHz     |
| Slew rate <sup>3, 5</sup>         | SR                    |                          | 0.2                                     | 0.4                        | _                       | V/ns    |
| Input voltage                     | V <sub>IL</sub>       |                          | _                                       | _                          | V <sub>DDIN</sub> x 0.3 | V       |
|                                   | V <sub>IH</sub>       |                          | V <sub>DDIO</sub> x 0.7                 | _                          | _                       | V       |
| Input resistance                  | R <sub>IN</sub>       |                          | _                                       | 63                         | _                       | kΩ      |
| Duty cycle                        | DC                    |                          | 40                                      | _                          | 60                      | %       |
| Capacitance                       | C <sub>IN_SE</sub>    |                          | _                                       | 1.25                       | _                       | pF      |

#### Table 9. Si5360 Input Specifications (Continued)

#### V<sub>DD18</sub> = 1.8 V ±5%, V<sub>DDXO</sub> = V<sub>DDA</sub> = 3.3 V ±5%, All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C Low Power Mode: V<sub>DD18</sub> = V<sub>DDI0</sub> = V<sub>DDI0</sub> = V<sub>DDA</sub> = V<sub>DDA</sub> = V<sub>DDA</sub> = V<sub>DD0</sub> = 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C

| Parameter                                                                  | Symbol          | Test Condition    | Min                     | Тур | Max                     | Units |  |  |  |
|----------------------------------------------------------------------------|-----------------|-------------------|-------------------------|-----|-------------------------|-------|--|--|--|
| Other Control Input Pins - RSTb, FINC, FDEC, OE, PLLx_INSEL[#], IN_FAIL[#] |                 |                   |                         |     |                         |       |  |  |  |
| Update rate                                                                | £               | RSTb <sup>6</sup> | —                       | -   | 1                       | Hz    |  |  |  |
|                                                                            | f <sub>UR</sub> | FINC, FDEC        | _                       | -   | 800                     | kHz   |  |  |  |
| Input voltage                                                              | V <sub>IL</sub> |                   | _                       | _   | V <sub>DDIO</sub> x 0.3 | V     |  |  |  |
| input voltage                                                              | V <sub>IH</sub> |                   | V <sub>DDIO</sub> x 0.7 | _   | _                       | V     |  |  |  |
| Minimum pulse width                                                        | PW              |                   | 150                     | -   | -                       | ns    |  |  |  |
| Programmable internal<br>pullup, pulldown                                  | R <sub>IN</sub> |                   | _                       | 20  | _                       | kΩ    |  |  |  |

1. The minimum slew rate on the XO applied to XO\_IN is recommended to meet the specified jitter performance"

2. To achieve this slew rate and voltage swing use one of the XOs from the "Si55xx, Si540x, and Si536x Recommended XTAL, XO, VCXO, TCXO, and OCXO Reference Manual" placed as close as possible to the XO\_IN pins.

3. Slew rate can be estimated using the following simplified equation:  $SR = ((0.8 - 0.2) \times VIN_VPP_se)/tr.$ 

4. To meet specified jitter performance use one of the XTALs from the "Si55xx, Si540x, and Si536x Recommended XTAL, XO, VCXO, TCXO, and OCXO Reference Manual".

5. The minimum slew rate on the input clock applied to INx/INxb is recommended to meet the specified input-to-output delay performance.

6. Glitches and toggles on RSTb more frequent than fUR may cause the device to lock up in reset. Power cycle the device to restore operation.

#### Table 10. Differential Clock Output Specifications

#### V<sub>DD18</sub> = 1.8 V ±5%, V<sub>DDXO</sub> = V<sub>DDA</sub> = 3.3 V ±5%, All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = −40 to 95 °C Low Power Mode: V<sub>DD18</sub> = V<sub>DDIN</sub> = V<sub>DDIO</sub> = V<sub>DDXO</sub> = V<sub>DDA</sub> = V<sub>DDO</sub> = 1.8 V ±5%, T<sub>A</sub> = −40 to 95 °C

| Parameter                         | Symbol                                      | Test Co                                        | ondition                                         | Min    | Тур    | Max    | Units   |
|-----------------------------------|---------------------------------------------|------------------------------------------------|--------------------------------------------------|--------|--------|--------|---------|
|                                   |                                             | Q divider (Grade A/C) <sup>1</sup>             |                                                  | 0.008  | -      | 1300   | MHz     |
| 5                                 | 4                                           | Q divider (Grade B/D) <sup>1</sup>             | Q divider (Grade B/D) <sup>1</sup>               |        | -      | 350    | MHz     |
| Output frequency <sup>5</sup>     | f <sub>out</sub>                            | NA, NB divider (Grade                          | A) <sup>2</sup>                                  | 0.008  | -      | 650    | MHz     |
|                                   |                                             | NA, NB divider (Grade                          | B) <sup>2</sup>                                  | 0.008  | -      | 350    | MHz     |
|                                   |                                             | f < 400 MHz                                    |                                                  | 49.5   | 50.0   | 50.5   | %       |
| Duty cycle                        | DC                                          | 400 MHz < f < 1.3 GHz                          |                                                  | 48.0   | 50.0   | 52.0   | %       |
|                                   | Q divider outputs, same differential format |                                                | -50                                              | -      | 50     | ps     |         |
| Output-to-output skew             | Т <sub>sк</sub>                             | Multisynth (NA or NB) out mat, same Multisynth |                                                  |        |        |        |         |
|                                   |                                             | VDDO = 3.3 V                                   | LVPECL, LVDS, CML and<br>custom diff f < 500 MHz | _      | -      | 10     | ps      |
| OUT-OUTh skew <sup>3</sup>        |                                             | VDDO = 2.5 V                                   | LVPECL, LVDS, CML and custom diff f < 500 MHz    | _      | -      | 25     | ps      |
| OUT-OUTD Skew                     | Т <sub>sк_out</sub>                         | VDDO = 3.3 V/2.5 V                             | LVPECL, LVDS, CML, and custom diff f > 500 MHz   | _      | -      | 25     | ps      |
|                                   |                                             | VDDO = 1.8 V                                   | CML, S-LVDS, and custom diff all frequencies     | _      | -      | 35     | ps      |
|                                   |                                             | VDDO = 3.3 V/2.5 V                             | LVDS                                             | 330xSF | 360xSF | 380xSF | mVpp_se |
|                                   |                                             | VDDO = 1.8 V                                   | S-LVDS                                           | 350xSF | 370xSF | 410xSF | mVpp_se |
| Output voltage swing <sup>4</sup> | V <sub>OUT</sub>                            | VDDO = 3.3 V/2.5 V                             | AC-coupled LVPECL                                | 780xSF | 840xSF | 910xSF | mVpp_se |
|                                   |                                             | VDDO = 3.3 V/2.5 V/1.8 V                       | CML                                              | 390xSF | 420xSF | 460xSF | mVpp_se |
|                                   |                                             | VDDO = 3.3 V/2.5 V                             | Custom Diff 600 mVpp_se                          | 560xSF | 610xSF | 650xSF | mVpp_se |

#### Si5360

#### Table 10. Differential Clock Output Specifications(Continued)

V<sub>DD18</sub> = 1.8 V ±5%, V<sub>DDXO</sub> = V<sub>DDA</sub> = 3.3 V ±5%, All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C Low Power Mode: V<sub>DD18</sub> = V<sub>DDI0</sub> = V<sub>DDI0</sub> = V<sub>DDXO</sub> = V<sub>DDA</sub> = V<sub>DDO</sub> = 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C

| Parameter                                                        | Symbol               | Test Co                    | Test Condition                                       |      | Тур  | Max  | Units |
|------------------------------------------------------------------|----------------------|----------------------------|------------------------------------------------------|------|------|------|-------|
|                                                                  |                      | f < 500 MHz                |                                                      | 1.00 | 1.00 | 1.00 |       |
| Output voltage swing scaling factor<br>(SF) OUT0-15 <sup>6</sup> | SF                   | 500 MHz < f < 1 GHz        |                                                      | 0.90 | 0.95 | 1.00 |       |
| ()                                                               |                      | 1 GHz < f < 1.3 GHz        |                                                      | 0.80 | 0.90 | 1.00 |       |
|                                                                  |                      | f < 500 MHz                |                                                      | 1.00 | 1.00 | 1.00 |       |
| Output voltage swing scaling factor (SF) OUT16-17 <sup>6</sup>   | SF                   | 500 MHz < f < 1 GHz        |                                                      | 0.85 | 0.95 | 1.00 |       |
| (0) 0012022                                                      |                      | 1 GHz < f < 1.3 GHz        |                                                      | 0.80 | 0.90 | 0.95 |       |
| Common mode voltage                                              | Vсм                  | VDDO = 3.3 V/2.5 V         | LVDS, custom differential,<br>CML, AC-coupled LVPECL | 1.15 | 1.20 | 1.25 | V     |
| 5                                                                |                      | VDDO = 1.8 V               | S-LVDS, CML                                          | 0.85 | 0.90 | 0.95 | V     |
| Rise and fall times (20% to 80%)                                 | tr/tf                | VDDO = 3.3 V/2.5 V         | LVDS, AC-coupled LVPECL, custom diff                 | _    | 125  | 260  | ps    |
| OUT0-15                                                          |                      | VDDO = 1.8 V               | S-LVDS                                               | -    | 150  | 270  | ps    |
|                                                                  |                      | VDDO = 3.3 V/2.5 V/1.8 V   | CML                                                  | -    | 150  | 280  | ps    |
| Rise and fall times (20% to 80%)                                 |                      | VDDO = 3.3 V/2.5 V         | LVDS, AC-coupled LVPECL, custom diff                 | _    | 140  | 300  | ps    |
| OUT16–17                                                         | tr/tf                | VDDO = 1.8 V               | S-LVDS                                               | -    | 165  | 310  | ps    |
|                                                                  |                      | VDDO = 3.3 V/2.5 V/1.8 V   | CML                                                  | -    | 165  | 320  | ps    |
| Differential output impedance                                    | Zo                   | All differential formats   |                                                      | -    | 100  | _    | Ω     |
|                                                                  |                      | 25 kHz sinusoidal noise    |                                                      | _    | -94  | _    | dBc   |
| Power supply noise rejection <sup>7</sup>                        | PSR                  | 100 kHz sinusoidal noise   |                                                      | _    | -95  | _    | dBc   |
|                                                                  | PSK                  | 500 kHz sinusoidal noise   |                                                      | _    | -91  | _    | dBc   |
|                                                                  |                      | 1 MHz sinusoidal noise     |                                                      | _    | -91  | _    | dBc   |
| Output-to-output crosstalk <sup>8</sup>                          | XTALK <sub>OUT</sub> | Differential outputs, same | format                                               | -    | -95  | _    | dBc   |

1. Q dividers support output frequencies within the specified range equal to fVCO/Q where Q is an integer.

2. NA, NB Multisynths support any output frequency within the specified range.

3. Skew between positive and negative output pins.

4. Output voltage swing is dependent on frequency range. Scale all values by the Output Voltage Swing Scaling Factor (SF). Voltage swing is specified in mVpp\_SE as shown below.



5. HCSL output format is not supported for  $f_{OUT}$  > 400 MHz.

OUT16/17 have programmable slew rate limit capability when configured as SRL LVCMOS. This causes additional attenuation for higher frequency outputs. The output voltage swing scaling factor (SF) for OUT16/OUT17 is shown below. It is recommended to use OUT0-15 for f<sub>OUT</sub> > 500 MHz.

7. Measured for a 156.25 MHz LVDS output frequency. 100 mVpp sine wave noise added to VDDO = 3.3 V and noise spur amplitude measured.

8. Crosstalk spur measured with the victim running at 156.25 MHz and the aggressor at 155.52 MHz. Victim and aggressor are separated by two unused channels.

#### Table 11. Si5360 HCSL Clock Output Specifications

V<sub>DD18</sub> = 1.8 V ±5%, V<sub>DDXO</sub> = V<sub>DDA</sub> = 3.3 V ±5%, All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = −40 to 95 °C Low Power Mode: V<sub>DD18</sub> = V<sub>DDI0</sub> = V<sub>DDD0</sub> = V<sub>DDA</sub> = V<sub>DD0</sub> = 1.8 V ±5%, T<sub>A</sub> = −40 to 95 °C

| Parameter                                         | Symbol              | Tes                                     | st Condition                              | Min     | Тур     | Max     | Units   |
|---------------------------------------------------|---------------------|-----------------------------------------|-------------------------------------------|---------|---------|---------|---------|
|                                                   |                     | Q divider (Grade A/C) <sup>1</sup>      |                                           | 0.008   | —       | 500     | MHz     |
|                                                   |                     | Q divider (Grade B/D) <sup>1</sup>      |                                           | 0.008   | _       | 350     | MHz     |
| Output frequency                                  | f <sub>оит</sub>    | NA, NB divider <sup>2</sup> (Grade A)   |                                           | 0.008   | _       | 500     | MHz     |
|                                                   |                     | NA, NB divider (Grade B) <sup>2</sup>   |                                           | 0.008   | _       | 350     | MHz     |
|                                                   | 5.0                 | f < 400 MHz                             |                                           | 49.5    | 50.0    | 50.5    | %       |
| Duty cycle                                        | DC                  | 400 MHz < f < 500 MHz                   |                                           | 48.0    | 50.0    | 52.0    | %       |
|                                                   |                     | Q divider outputs, same di              | ifferential format <sup>3</sup>           |         |         |         |         |
| Output-to-output skew                             | т <sub>sк</sub>     | Multisynth (NA or NB) out<br>Multisynth | puts, same differential format, same      | -50     | -       | 50      | ps      |
|                                                   |                     |                                         | HCSL Standard, 800 mVpp_se, int term      | _       | _       | 15      | ps      |
|                                                   |                     | VDDO = 3.3 V                            | HCSL Standard, 800 mVpp_se, ext term      | _       | _       | 25      | ps      |
| OUT-OUTb skew <sup>3</sup> T                      |                     |                                         | HCSL Fast, 800 mV or_1200 mV, ext<br>term | —       | _       | 10      | ps      |
|                                                   |                     |                                         | HCSL Standard, 800 mVpp_se, int<br>term   | -       | -       | 15      | ps      |
|                                                   | т <sub>sк_оит</sub> | VDDO = 2.5 V                            | HCSL Standard, 800 mVpp_se, ext term      | _       | -       | 30      | ps      |
|                                                   |                     |                                         | HCSL Fast, 800 mV or_1200 mV, ext term    | _       | _       | 20      | ps      |
|                                                   |                     |                                         | HCSL Standard, 800 mVpp_se, int term      | _       | -       | 22      | ps      |
|                                                   |                     | VDDO = 1.8 V                            | HCSL Standard, 800 mVpp_se, ext term      | _       | _       | 70      | ps      |
|                                                   |                     |                                         | HCSL Fast, 800 mV, ext term               | _       | _       | 36      | ps      |
|                                                   |                     | VDDO = 3.3 V/2.5 V/1.8V                 | HCSL Standard, 800 mVpp_se, int term      | 740xSF  | 810xSF  | 895xSF  | mVpp_se |
| Output voltage swing <sup>4</sup>                 | V <sub>OUT</sub>    | VDDO = 3.3 V/2.5 V/1.8V                 | HCSL Standard, 800 mVpp_se, ext term      | 730xSF  | 810xSF  | 930xSF  | mVpp_se |
|                                                   |                     | VDDO = 3.3 V/2.5 V                      | HCSL Fast, 800 mVpp_se, ext term          | 730xSF  | 810xSF  | 930xSF  | mVpp_se |
|                                                   |                     | VDDO = 3.3 V/2.5 V                      | HCSL Fast, 1200 mVpp_se, ext term         | 1100xSF | 1175xSF | 1260xSF | mVpp_se |
|                                                   |                     | f < 10 MHz                              |                                           | 1.00    | 1.00    | 1.00    |         |
| Output voltage swing<br>scaling factor (SF) Stan- |                     | 10 MHz < f < 100 MHz                    |                                           | 0.91    | 0.94    | 0.95    |         |
| dard, 800 mVpp_se, int                            | SF                  | 100 MHz < f < 200 MHz                   |                                           | 0.89    | 0.91    | 0.93    |         |
| term OUT0-17                                      |                     | 200 MHz < f < 400 MHz                   |                                           | 0.83    | 0.85    | 0.92    |         |
|                                                   |                     | f > 400 MHz                             |                                           | 0.74    | 0.78    | 0.89    |         |
|                                                   |                     | f < 10 MHz                              |                                           | 1.00    | 1.00    | 1.00    |         |
| Output voltage swing<br>scaling factor (SF) Stan- |                     | 10 MHz < f < 100 MHz                    |                                           | 0.97    | 0.96    | 0.97    |         |
| dard, 800 mVpp_se, ext                            | SF                  | 100 MHz < f < 200 MHz                   |                                           | 0.94    | 0.93    | 0.95    |         |
| term OUT0-17                                      |                     | 200 MHz < f < 400 MHz                   |                                           | 0.91    | 0.90    | 0.88    |         |
|                                                   |                     | f > 400 MHz                             |                                           | 0.68    | 0.71    | 0.75    |         |
|                                                   |                     | f < 10 MHz                              |                                           | 1.00    | 1.00    | 1.00    |         |
| Output Voltage swing                              |                     | 10 MHz < f < 100 MHz                    |                                           | 0.98    | 0.99    | 0.99    |         |
| scaling factor (SF) Fast,<br>800 or 1200 mVpp_se, | SF                  | 100 MHz < f < 200 MHz                   |                                           | 0.94    | 0.94    | 0.96    |         |
| ext term OUT0-17                                  |                     | 200 MHz < f < 400 MHz                   |                                           | 0.94    | 0.95    | 0.97    |         |
|                                                   |                     | f > 400 MHz                             |                                           | 0.89    | 0.92    | 0.95    |         |

#### Table 11. Si5360 HCSL Clock Output Specifications(Continued)

V<sub>DD18</sub> = 1.8 V ±5%, V<sub>DDXO</sub> = V<sub>DDA</sub> = 3.3 V ±5%, All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C Low Power Mode: V<sub>DD18</sub> = V<sub>DDIN</sub> = V<sub>DDIO</sub> = V<sub>DDXO</sub> = V<sub>DDA</sub> = V<sub>DDO</sub> = 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C

| Parameter                                              | Symbol               | Tes                                  | st Condition                             | Min  | Тур   | Max  | Units |
|--------------------------------------------------------|----------------------|--------------------------------------|------------------------------------------|------|-------|------|-------|
| Common mode voltage                                    | V                    | V <sub>DDO</sub> = 3.3 V/2.5 V/1.8 V | HCSL 800 mVpp_se                         | 0.35 | 0.425 | 0.52 | V     |
| Common mode voltage                                    | V <sub>CM</sub>      | V <sub>DDO</sub> = 3.3 V/2.5 V       | HCSL 1200 mVpp_se                        | 0.55 | 0.60  | 0.68 | V     |
|                                                        |                      | V <sub>DDO</sub> = 3.3 V/2.5 V/1.8 V | HCSL Fast, 800 or 1200 mVpp_se, ext term | _    | 270   | 360  | ps    |
| Rise and fall times<br>(20% to 80%) OUT0–15            | tr/tf                | V <sub>DDO</sub> = 3.3 V/2.5 V/1.8 V | HCSL Standard, 800 mVpp_se, ext term     | _    | 450   | 700  | ps    |
|                                                        |                      | V <sub>DDO</sub> = 3.3 V/2.5 V/1.8 V | HCSL Standard, 800 mVpp_se, int term     | _    | 270   | 420  | ps    |
|                                                        |                      | V <sub>DDO</sub> = 3.3 V/2.5 V/1.8 V | HCSL Fast, 800 or 1200 mVpp_se, ext term | _    | 285   | 400  | ps    |
| Rise and fall times (20% to 80%) OUT16–17 <sup>5</sup> | tr/tf                | V <sub>DDO</sub> = 3.3 V/2.5 V/1.8 V | HCSL Standard, 800 mVpp_se, ext term     | _    | 465   | 740  | ps    |
|                                                        |                      | V <sub>DDO</sub> = 3.3 V/2.5 V/1.8 V | HCSL Standard, 800 mVpp_se, int term     | _    | 285   | 460  | ps    |
|                                                        |                      | HCSL Standard Slew Rate,             | int term                                 | _    | 100   | —    | Ω     |
| Differential output Z                                  | ZO                   | HCSL Standard Slew Rate,             | ext term                                 | _    | Hi-Z  | —    | Ω     |
|                                                        |                      | HCSL Fast Slew Rate, ext term        |                                          | _    | 200   | —    | Ω     |
| Output-to-output cross-<br>talk <sup>6</sup>           | XTALK <sub>OUT</sub> | HCSL outputs, same forma             | it                                       | _    | -95   | _    | dBc   |

1. Q dividers support output frequencies within the specified range equal to fVCO/Q where Q is an integer.

2. NA, NB Multisynths support any output frequency within the specified range.

Skew between positive and negative output pins.

4. Output voltage swing is dependent on frequency range, HCSL slew rate and HCSL termination settings. Scale all voltage swing values by the scaling factor (SF). Voltage swing is specified in mVpp\_se as shown below.



- OUT16/17 have programmable slew rate limit capability when configured as LVCMOS. This causes additional attenuation for higher frequency outputs. The Output Voltage Swing Scaling Factor (SF) for OUT16/OUT17 is shown below. It is recommended to use OUT0-15 for f<sub>OUT</sub> > 491.52 MHz.
- 6. Crosstalk spur measured with the victim running at 156.25 MHz and the aggressor at 155.22 MHz. Victim and aggressor are separated by two unused channels.

#### Table 12. Si5360 LVCMOS Clock Output Specifications

V<sub>DD18</sub> = 1.8 V ±5%, V<sub>DDXO</sub> = V<sub>DDA</sub> = 3.3 V ±5%, All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C Low Power Mode: V<sub>DD18</sub> = V<sub>DDIN</sub> = V<sub>DDIO</sub> = V<sub>DDXO</sub> = V<sub>DDA</sub> = V<sub>DDO</sub> = 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C

| Parameter                                           | Symbol | Test Condition                                                   | Min         | Тур | Мах       | Units |
|-----------------------------------------------------|--------|------------------------------------------------------------------|-------------|-----|-----------|-------|
|                                                     |        | Q divider <sup>1</sup>                                           | 0.008       | _   | 250       | MHz   |
| Output frequency                                    | fout   | NA or NB divider <sup>2</sup>                                    | 0.008       | _   | 250       | MHz   |
|                                                     |        | f < 100 MHz                                                      | 49.5        | _   | 50.5      | %     |
| Duty cycle                                          | DC     | 100 MHz < f < 250 MHz                                            | 45          |     | 55        | %     |
| Output voltage high <sup>3</sup>                    | Vон    |                                                                  | Vddo x 0.85 | _   | _         | v     |
| Output voltage low <sup>3</sup>                     | Vol    | - VDDO = 3.3 V/2.5 V/1.8 V<br>IOH= -8/-6/-4 mA<br>IOL = 8/6/4 mA | _           | _   | VDDOX0.15 | v     |
|                                                     |        | LVCMOS                                                           | 0.35        | 0.8 | 1.35      | ns    |
|                                                     |        | SRL LVCMOS 4 ns rise/fall <sup>5</sup>                           | 3           | 4   | 6         | ns    |
| Rise and fall times (20% to<br>80%) <sup>4, 5</sup> | _      | SRL LVCMOS 6.5 ns rise/fall <sup>5</sup>                         | 4           | 6.5 | 10        | ns    |
| 80%) <sup>4, 5</sup>                                | tr/tf  | SRL LVCMOS 13 ns rise/fall <sup>5</sup>                          | 7           | 13  | 24        | ns    |
|                                                     |        | SRL LVCMOS 25 ns rise/fall <sup>5</sup>                          | 13          | 25  | 42        | ns    |

1. Q dividers support output frequencies within the specified range equal to fVCO/Q where Q is an integer.

2. NA, NB Multisynths support any output frequency within the specified range.

3.  $V_{OL}/V_{OH}$  is measured at  $I_{OL}/I_{OH}$  as shown in the DC Test Configuration.

A 15 to 25 Ω series termination resistor (Rs) is recommended to help match the source impedance to a 50 Ω PCB trace. A 5 pF capacitive load is assumed as shown in the AC Test Configuration.



5. Slew rate limited (SRL) LVCMOS format only available on OUT16/OUT17.

#### AC Test Configuration



# Table 13. Si5360 Output Status Pin Specifications V<sub>DDIO</sub> = 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C, Low-Power Mode: V<sub>DDIO</sub> = 1.8 V ±5%

| Parameter                        | Symbol | Test Condition | Min          | Тур | Max          | Units |  |  |
|----------------------------------|--------|----------------|--------------|-----|--------------|-------|--|--|
| Status Output Pins (GPIO, SDA)   |        |                |              |     |              |       |  |  |
| Output voltage high <sup>1</sup> | VOH    | IOH = -2 mA    | VDDIO x 0.85 | _   | _            | V     |  |  |
| Output voltage low               | VOL    | IOL = 2 mA     | _            | _   | VDDIO x 0.15 | V     |  |  |

1. The VOH specification does not apply to the open-drain SDA output when the serial interface is in  $I^2C$  mode. VOL remains valid in all cases.

### Table 14. Si5360 I<sup>2</sup>C Timing Specifications (SCL, SDA)

V<sub>DD18</sub> = 1.8 V ±5%, V<sub>DDXO</sub> = V<sub>DDA</sub> = 3.3 V ±5%, All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = −40 to 95 °C, Low Power Mode: V<sub>DD18</sub> = V<sub>DDI0</sub> = V<sub>DDI0</sub> = V<sub>DDXO</sub> = V<sub>DDA</sub> = V<sub>DDO</sub> = 1.8 V ±5%, T<sub>A</sub> = −40 to 95 °C

| Parameter                                        | Sumbol              |     | Standard Mode<br>100 kbps |     | Fast Mode<br>400 kbps |      |
|--------------------------------------------------|---------------------|-----|---------------------------|-----|-----------------------|------|
| Parameter                                        | Symbol              | Min | Max                       | Min | Max                   | Unit |
| SCL clock frequency                              | f <sub>scl</sub>    | -   | 100                       | _   | 400                   | kHz  |
| SMBus timeout                                    | -                   | 25  | 35                        | 25  | 35                    | ms   |
| Hold time (Repeated) START condition             | t <sub>HD:STA</sub> | 4.0 | _                         | 0.6 | _                     | μs   |
| LOW period of the SCL clock                      | t <sub>LOW</sub>    | 4.7 | _                         | 1.3 | _                     | μs   |
| HIGH period of the SCL clock                     | t <sub>HIGH</sub>   | 4.0 | _                         | 0.6 | _                     | μs   |
| Setup time for a repeated START condition        | t <sub>su:sta</sub> | 4.7 | _                         | 0.6 | _                     | μs   |
| Data hold time                                   | t <sub>HD:DAT</sub> | 100 | _                         | 100 | _                     | ns   |
| Data setup time                                  | t <sub>su:DAT</sub> | 250 | -                         | 100 | _                     | ns   |
| Rise time of both SDA and SCL signals            | tr                  | _   | 1000                      | 20  | 300                   | ns   |
| Fall time of both SDA and SCL signals            | tf                  | -   | 300                       | _   | 300                   | ns   |
| Setup time for STOP condition                    | t <sub>su:sto</sub> | 4.0 | _                         | 0.6 | _                     | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    | 4.7 | _                         | 1.3 | _                     | μs   |
| Data valid time                                  | t <sub>vd:dat</sub> | _   | 3.45                      | _   | 0.9                   | μs   |
| Data valid acknowledge time                      | t <sub>vd:ACK</sub> | -   | 3.45                      | _   | 0.9                   | μs   |



Figure 7. I<sup>2</sup>C Serial Port Timing Standard and Fast Modes

#### Table 15. Si5360 SPI Timing Specifications (4-Wire)

 $V_{DD18} = 1.8 V \pm 5\%$ ,  $V_{DDXO} = V_{DDA} = 3.3 V \pm 5\%$ , All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C, Low Power Mode:  $V_{DD18} = V_{DDIN} = V_{DDIO} = V_{DDA} = V_{DDO} = 1.8 V \pm 5\%$ , T<sub>A</sub> = -40 to 95 °C

| Parameter                             | Symbol           | Min    | Тур  | Max | Unit |
|---------------------------------------|------------------|--------|------|-----|------|
| SCLK frequency                        | f <sub>spi</sub> | _      | _    | 30  | MHz  |
| SCLK duty cycle                       | T <sub>DC</sub>  | 40     | _    | 60  | %    |
| SCLK period                           | T <sub>c</sub>   | 33.333 | _    | _   | ns   |
| Delay time, SCLK fall to SDO active   | T <sub>D1</sub>  | _      | 12.5 | 20  | ns   |
| Delay time, SCLK fall to SDO          | T <sub>D2</sub>  | _      | 10   | 15  | ns   |
| Delay time, CSb rise to SDO tri-state | T <sub>D3</sub>  | _      | 10   | 20  | ns   |
| Setup time, CSb to SCLK               | T <sub>SU1</sub> | 5      | _    | _   | ns   |
| Hold time, SCLK fall to CSb           | T <sub>H1</sub>  | 5      | _    | _   | ns   |
| Setup time, SDI to SCLK rise          | Ts <sub>U2</sub> | 5      | _    | _   | ns   |
| Hold time, SDI to SCLK rise           | T <sub>H2</sub>  | 5      | _    | _   | ns   |
| Delay time between chip selects (CSb) | T <sub>cs</sub>  | 5      | _    | _   | μs   |



Figure 8. 4-Wire SPI Serial Interface Timing

#### Table 16. SPI Timing Specifications (3-Wire)

 $V_{DD18} = 1.8 V \pm 5\%$ ,  $V_{DDXO} = V_{DDA} = 3.3 V \pm 5\%$ , All other supplies programmable 3.3 V ±5%, 2.5 V ±5%, 1.8 V ±5%, T<sub>A</sub> = -40 to 95 °C, Low Power Mode:  $V_{DD18} = V_{DDIN} = V_{DDIO} = V_{DDXO} = V_{DDA} = V_{DDO} = 1.8 V \pm 5\%$ , T<sub>A</sub> = -40 to 95 °C

| Parameter                              | Symbol           | Min   | Тур  | Max | Unit |
|----------------------------------------|------------------|-------|------|-----|------|
| SCLK frequency                         | f <sub>spi</sub> | _     | _    | 30  | MHz  |
| SCLK duty cycle                        | T <sub>DC</sub>  | 40    | _    | 60  | %    |
| SCLK period                            | T <sub>c</sub>   | 33.33 | _    | _   | ns   |
| Delay time, SCLK fall to SDIO turn-on  | T <sub>D1</sub>  | _     | 12.5 | 20  | ns   |
| Delay time, SCLK fall to SDIO next-bit | T <sub>D2</sub>  | _     | 10   | 15  | ns   |
| Delay time, CSb rise to SDIO tri-state | T <sub>D3</sub>  | _     | 10   | 20  | ns   |
| Setup time, CSb to SCLK                | T <sub>su1</sub> | 5     | _    | _   | ns   |
| Hold time, CSb to SCLK fall            | T <sub>H1</sub>  | 5     | _    | _   | ns   |
| Setup time, SDI to SCLK rise           | T <sub>su2</sub> | 5     | _    | _   | ns   |
| Hold time, SDI to SCLK rise            | T <sub>H2</sub>  | 5     | _    | _   | ns   |
| Delay time between chip selects (CSb)  | T <sub>cs</sub>  | 5     | _    | _   | μs   |



Figure 9. 3-Wire SPI Serial Interface Timing

# 4. Typical Operating Characteristics







Skyworks Solutions, Inc. • Phone [949] 231-3000 • sales@skyworksinc.com • www.skyworksinc.com 206668A • Skyworks Proprietary Information • Products and Product Information are Subject to Change without Notice

# 5. Package Handling Information

Since the device package is sensitive to moisture absorption, it is baked and vacuum packed before shipping. Instructions on the shipping container label regarding exposure to moisture after the container seal is broken must be followed. Otherwise, problems related to moisture absorption may occur when the part is subjected to high temperature during solder assembly.

The Si5360 can be used for lead or lead-free soldering. For additional information, refer to Skyworks Application Note, "PCB Design and SMT Assembly/Rework Guidelines," Document Number 101752.

Care must be taken when attaching this product, whether it is done manually or in a production solder reflow environment. Refer to Standard SMT Reflow Profiles: JEDEC Standard J-STD-020.

## 5.1. Package Outline





Skyworks Solutions, Inc. • Phone [949] 231-3000 • sales@skyworksinc.com • www.skyworksinc.com 206668A • Skyworks Proprietary Information • Products and Product Information are Subject to Change without Notice

|                        |            | Symbol | Min     | Тур       | Max  |  |
|------------------------|------------|--------|---------|-----------|------|--|
| Total thickness        |            | A      | 0.8     | 0.85      | 0.9  |  |
| Stand off              |            | A1     | 0       | 0.035     | 0.05 |  |
| Mold thickness         |            | A2     | -       | 0.65      | -    |  |
| L/F thickness          |            | A3     |         | 0.203 REF |      |  |
| Lead width             |            | b      | 0.2     | 0.25      | 0.3  |  |
| X                      |            | D      |         | 10 BSC    | 1    |  |
| Body size              | Y E 10 BSC |        |         | 10 BSC    |      |  |
| Lead pitch             |            | e      | 0.5 BSC |           |      |  |
|                        | х          | J      | 8.5     | 8.6       | 8.7  |  |
| EP size                | Y          | К      | 8.5     | 8.6       | 8.7  |  |
|                        |            | L      | 0.35    | 0.4       | 0.45 |  |
| Lead length            |            | L1     | 0.3     | 0.4       | 0.45 |  |
| Package edge tolerance |            | ааа    |         | 0.1       | 1    |  |
| Mold flatness          |            | bbb    |         | 0.1       |      |  |
| Coplanarity            |            | ссс    |         | 0.08      |      |  |
| Lead offset            |            | ddd    | i 0.1   |           |      |  |
| Exposed pad offset eee |            |        |         | 0.1       |      |  |
| Weight                 |            | N/A    | -       | 0.35 g    | -    |  |

# Table 17. Package Dimensions<sup>1, 2, 3</sup>

All dimensions shown are in millimeters (mm) unless otherwise noted.
 Dimensioning and tolerancing per ANSI Y14.5M-1994.
 This drawing conforms to JEDEC Solid State Outline MO-220

# 5.2. PCB Land Pattern



#### Figure 14. Si5360 PCB Land Pattern

#### **Table 18. Land Pattern Dimensions**

| Dimension | mm   | Notes                                                                                                                                                                                                                                                                   |
|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C1        | 9.70 | General<br>1. All dimensions shown are in millimeters (mm).                                                                                                                                                                                                             |
| C2        | 9.70 | <ol> <li>This land pattern design is based on the IPC-7351 guidelines.</li> <li>All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a fabrication allowance of 0.05 mm.</li> </ol>                      |
| E         | 0.50 | Solder Mask Design                                                                                                                                                                                                                                                      |
| Х         | 0.30 | 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be<br>60 μm minimum, all the way around the pad.                                                                                                  |
| Y         | 0.60 |                                                                                                                                                                                                                                                                         |
| X1        | 8.70 | Stencil Design 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.                                                                                                                  |
| Y1        |      | <ol> <li>The stencil thickness should be 0.125 mm (5 mils).</li> <li>The ratio of stencil aperture to land pad size should be 1:1 for all pads.</li> <li>A 4x4 array of 1.45 mm square openings on a 2.00 mm pitch should be used for the center ground pad.</li> </ol> |
|           | 8.70 | Card Assembly<br>1. A No-clean, Type-3 solder paste is recommended.<br>2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for small body components.                                                                                   |
|           |      | *Above notes and stencil design are recommendations only. A customer or user may find it necessary to use different param-<br>eters and fine tune their SMT process as required for their application and tooling.                                                      |

## 5.3. Package Marking: 72-Pin QFN Package



Figure 15. Si5360 Typical Package Marking

| Line | Characters                         | Description                                                                                                                                                                                                                                                                                                                        |
|------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Si5360A-                           | Base part number and device grade<br>A = Device grade.                                                                                                                                                                                                                                                                             |
| 2    | Rxxxx-GM                           | <ul> <li>R = Product revision.</li> <li>xxxxx = Customer specific NVM sequence number. Optional NVM code assigned for custom, factory pre-programmed devices.</li> <li>Characters are not included for standard, factory default configured devices.</li> <li>-GM = Package (QFN) and temperature range (-40 to +95 °C)</li> </ul> |
| 3    | YYWWTTTTTT                         | YYWW = Characters correspond to the year (YY) and work week (WW) of package assembly.<br>TTTTTT = Manufacturing trace code.                                                                                                                                                                                                        |
|      | Circle w/ 0.6 mm (72-QFN) diameter | Pin 1 indicator, left-justified                                                                                                                                                                                                                                                                                                    |
| 4    | e3<br>TW                           | Pb-free symbol, center-justified<br>TW = Taiwan, country of origin (ISO abbreviation)                                                                                                                                                                                                                                              |

# 6. Ordering Information

| Ordering Part Number<br>(OPN) | Frequency<br>Synthesis Mode | Number of<br>Outputs | Max<br>Differential<br>Output<br>Frequency | Package                | Temperature Range                           |
|-------------------------------|-----------------------------|----------------------|--------------------------------------------|------------------------|---------------------------------------------|
| Si5360A-Axxxx-GM              | Integer and fractional      | 18                   | 1300 MHz                                   | 72-Lead QFN 10 x 10 mm | –40 to 95 °C ambient<br>–40 to 105 °C board |
| Si5360B-Axxxx-GM              | Integer and fractional      | 18                   | 350 MHz                                    | 72-Lead QFN 10 x 10 mm | –40 to 95 °C ambient<br>–40 to 105 °C board |
| Si5360C-Axxxx-GM              | Integer only                | 18                   | 1300 MHz                                   | 72-Lead QFN 10 x 10 mm | -40 to 95 °C ambient<br>-40 to 105 °C board |
| Si5360D-Axxxx-GM              | Integer only                | 18                   | 350 MHz                                    | 72-Lead QFN 10 x 10 mm | –40 to 95 °C ambient<br>–40 to 105 °C board |
| Si5360-A-EVB                  | _                           | 18                   | 1300 MHz                                   | Evaluation board       | -                                           |



\*See Ordering Guide table for current product revision.

\*\* 5-digit, assigned by ClockBuilder Pro for all factory-preprogrammed OPN devices.

#### Figure 16. Ordering Guide

# 7. Revision History

| Revision | Date            | Description      | Notes |
|----------|-----------------|------------------|-------|
| A        | August 16, 2023 | Initial release. |       |

Copyright © 2023, Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COM-PLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIM-ITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5<sup>®</sup>, SkyOne<sup>®</sup>, SkyBlue<sup>™</sup>, Skyworks Green<sup>™</sup>, ClockBuilder<sup>®</sup>, DSPLL<sup>®</sup>, ISOmodem<sup>®</sup>, ProSLIC<sup>®</sup>, SiPHY<sup>®</sup>, and RFelC<sup>®</sup> are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.