

# EProClock® PCI Express Gen 2 & Gen 3 Generator

#### **Features**

- Optimized 100 MHz Operating Frequencies to Meet the Next Generation PCI-Express Gen 2 & Gen 3
- · Low power push-pull type differential output buffers
- Integrated voltage regulator
- · Integrated resistors on differential clocks
- Four 100-MHz differential PCI-Express clocks
- · Low jitter (<50pS)
- Buffered Reference Clock 25MHz
- EProClock® Programmable Technology

- I<sup>2</sup>C support with readback capabilities
- Triangular Spread Spectrum profile for maximum electromagnetic interference (EMI) reduction
- 25MHz Crystal Input or Clock input
- Industrial Temperature -40°C to 85°C
- 3.3V Power supply
- 32-pin QFN package

| SRC | 25M |
|-----|-----|
| x4  | x1  |





## 32-QFN Pin Definitions

| Pin No. | Name        | Туре   | Description                                                                 |
|---------|-------------|--------|-----------------------------------------------------------------------------|
| 1       | VDD         | PWR    | 3.3V Power Supply                                                           |
| 2       | VSS         | GND    | Ground                                                                      |
| 3       | NC          | NC     | No Connect.                                                                 |
| 4       | NC          | NC     | No Connect.                                                                 |
| 5       | VDD         | PWR    | 3.3V Power Supply                                                           |
| 6       | NC          | NC     | No Connect.                                                                 |
| 7       | NC          | NC     | No Connect.                                                                 |
| 8       | VSS         | GND    | Ground                                                                      |
| 9       | VSS         | GND    | Ground                                                                      |
| 10      | SRC0        | O, DIF | 100MHz True differential serial reference clock                             |
| 11      | SRC0#       | O, DIF | 100MHz Complement differential serial reference clock                       |
| 12      | VSS         | GND    | Ground                                                                      |
| 13      | SRC1        | O, DIF | 100MHz True differential serial reference clock                             |
| 14      | SRC1#       | O, DIF | 100MHz Complement differential serial reference clock                       |
| 15      | VDD         | PWR    | 3.3V Power Supply                                                           |
| 16      | NC          | NC     | No Connect.                                                                 |
| 17      | VDD         | PWR    | 3.3V Power Supply                                                           |
| 18      | VDD         | PWR    | 3.3V Power Supply                                                           |
| 19      | SRC2#       | O, DIF | 100MHz Complement differential serial reference clock                       |
| 20      | SRC2        | O, DIF | 100MHz True differential serial reference clock                             |
| 21      | VSS         | GND    | Ground                                                                      |
| 22      | SRC3#       | O, DIF | 100MHz Complement differential serial reference clock                       |
| 23      | SRC3        | O, DIF | 100MHz True differential serial reference clock                             |
| 24      | VDD         | PWR    | 3.3V Power Supply                                                           |
| 25      | CKPWRGD/PD# | I      | 3.3V LVTTL input pin. When PD# is asserted low, the device will power down. |
| 26      | VSS         | GND    | Ground                                                                      |
| 27      | XOUT        | O, SE  | 25MHz Crystal output, Float XOUT if using CLKIN (Clock Input)               |
| 28      | XIN/CLKIN   | I      | 25MHz Crystal input or 3.3V, 25MHz Clock input                              |
| 29      | VDD         | PWR    | 3.3V Power Supply                                                           |
| 30      | REF         | 0      | 3.3V, 25MHz clock output.                                                   |
| 31      | SDATA       | I/O    | SMBus compatible SDATA                                                      |
| 32      | SCLK        | I      | SMBus compatible SCLOCK                                                     |



## EProClock® Programmable Technology

EProClock<sup>®</sup> is the world's first non-volatile programmable clock. The EProClock<sup>®</sup> technology allows board designer to promptly achieve optimum compliance and clock signal integrity; historically, attainable typically through device and/or board redesigns.

 $\mathsf{EProClock}^{\otimes}$  technology can be configured through SMBus or hard coded.

#### Features:

- > 4000 bits of configurations
- Can be configured through SMBus or hard coded
- Custom frequency sets
- Differential skew control on true or compliment or both
- Differential duty cycle control on true or compliment or both
- Differential amplitude control
- Differential and single-ended slew rate control
- Program Internal or External series resistor on single-ended clocks
- Program different spread profiles and modulation rates

#### **Serial Data Interface**

To enhance the flexibility and function of the clock synthesizer, a two-signal serial interface is provided. Through the Serial Data Interface, various device functions, such as individual clock output buffers are individually enabled or disabled. The registers associated with the Serial Data Interface initialize to their default setting at power-up. The use of this interface is optional. Clock device register changes are normally made at system initialization, if any are required. The interface cannot be used during system operation for power management functions.

#### **Data Protocol**

The clock driver serial protocol accepts byte write, byte read, block write, and block read operations from the controller. For block write/read operation, access the bytes in sequential order from lowest to highest (most significant bit first) with the ability to stop after any complete byte is transferred. For byte write and byte read operations, the system controller can access individually indexed bytes. The offset of the indexed byte is encoded in the command code described in *Table 1*.

The block write and block read protocol is outlined in *Table 2* while *Table 3* outlines byte write and byte read protocol. The slave receiver address is 11010010 (D2h).

**Table 1. Command Code Definition** 

| Ī | Bit   | Description                                                                                                                 |
|---|-------|-----------------------------------------------------------------------------------------------------------------------------|
| Ī | 7     | 0 = Block read or block write operation, 1 = Byte read or byte write operation                                              |
| ĺ | (6:0) | Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be '0000000' |

Table 2. Block Read and Block Write Protocol

|       | Block Write Protocol          |       | Block Read Protocol                 |  |
|-------|-------------------------------|-------|-------------------------------------|--|
| Bit   | Description                   | Bit   | Description                         |  |
| 1     | Start                         | 1     | Start                               |  |
| 8:2   | Slave address–7 bits          | 8:2   | Slave address–7 bits                |  |
| 9     | Write                         | 9     | Write                               |  |
| 10    | Acknowledge from slave        | 10    | Acknowledge from slave              |  |
| 18:11 | Command Code–8 bits           | 18:11 | Command Code–8 bits                 |  |
| 19    | Acknowledge from slave        | 19    | Acknowledge from slave              |  |
| 27:20 | Byte Count-8 bits             | 20    | Repeat start                        |  |
| 28    | Acknowledge from slave        | 27:21 | Slave address–7 bits                |  |
| 36:29 | Data byte 1–8 bits            | 28    | Read = 1                            |  |
| 37    | Acknowledge from slave        | 29    | Acknowledge from slave              |  |
| 45:38 | Data byte 2–8 bits            | 37:30 | Byte Count from slave–8 bits        |  |
| 46    | Acknowledge from slave        | 38    | Acknowledge                         |  |
|       | Data Byte /Slave Acknowledges | 46:39 | Data byte 1 from slave–8 bits       |  |
|       | Data Byte N–8 bits            | 47    | Acknowledge                         |  |
|       | Acknowledge from slave        | 55:48 | Data byte 2 from slave–8 bits       |  |
|       | Stop                          | 56    | Acknowledge                         |  |
|       |                               |       | Data bytes from slave / Acknowledge |  |
|       |                               |       | Data Byte N from slave–8 bits       |  |



## Table 2. Block Read and Block Write Protocol (Continued)

|     | Block Write Protocol |     | Block Read Protocol |
|-----|----------------------|-----|---------------------|
| Bit | Description          | Bit | Description         |
|     |                      |     | NOT Acknowledge     |
|     |                      |     | Stop                |

## Table 3. Byte Read and Byte Write Protocol

|       | Byte Write Protocol    |       | Byte Read Protocol     |
|-------|------------------------|-------|------------------------|
| Bit   | Description            | Bit   | Description            |
| 1     | Start                  | 1     | Start                  |
| 8:2   | Slave address–7 bits   | 8:2   | Slave address–7 bits   |
| 9     | Write                  | 9     | Write                  |
| 10    | Acknowledge from slave | 10    | Acknowledge from slave |
| 18:11 | Command Code–8 bits    | 18:11 | Command Code–8 bits    |
| 19    | Acknowledge from slave | 19    | Acknowledge from slave |
| 27:20 | Data byte–8 bits       | 20    | Repeated start         |
| 28    | Acknowledge from slave | 27:21 | Slave address–7 bits   |
| 29    | Stop                   | 28    | Read                   |
|       |                        | 29    | Acknowledge from slave |
|       |                        | 37:30 | Data from slave–8 bits |
|       |                        | 38    | NOT Acknowledge        |
|       |                        | 39    | Stop                   |

## **Control Registers**

## Byte 0: Control Register 0

| Bit | @Pup | Name       | Description                                                                    |
|-----|------|------------|--------------------------------------------------------------------------------|
| 7   | 1    | RESERVED   | RESERVED                                                                       |
| 6   | 0    | RESERVED   | RESERVED                                                                       |
| 5   | 1    | RESERVED   | RESERVED                                                                       |
| 4   | 0    | RESERVED   | RESERVED                                                                       |
| 3   | 0    | RESERVED   | RESERVED                                                                       |
| 2   | 0    | RESERVED   | RESERVED                                                                       |
| 1   | 0    | RESERVED   | RESERVED                                                                       |
| 0   | 1    | PD_Restore | Save configuration when PD# is asserted 0 = Config. cleared, 1 = Config. saved |

## **Byte 1: Control Register 1**

| Bit | @Pup | Name       | Description                                                                   |
|-----|------|------------|-------------------------------------------------------------------------------|
| 7   | 1    | RESERVED   | RESERVED                                                                      |
| 6   | 0    | PLL1_SS_DC | Select for down or center SS 0 = -0.5% Down spread, 1 = +/-0.5% Center spread |
| 5   | 0    | RESERVED   | RESERVED                                                                      |
| 4   | 0    | RESERVED   | RESERVED                                                                      |
| 3   | 0    | RESERVED   | RESERVED                                                                      |
| 2   | 1    | RESERVED   | RESERVED                                                                      |
| 1   | 0    | RESERVED   | RESERVED                                                                      |
| 0   | 1    | RESERVED   | RESERVED                                                                      |



## Byte 2: Control Register 2

| Bit | @Pup | Name     | Description                                                      |
|-----|------|----------|------------------------------------------------------------------|
| 7   | 1    | REF_OE   | Output enable for REF<br>0 = Output Disabled, 1 = Output Enabled |
| 6   | 1    | RESERVED | RESERVED                                                         |
| 5   | 1    | RESERVED | RESERVED                                                         |
| 4   | 1    | RESERVED | RESERVED                                                         |
| 3   | 1    | RESERVED | RESERVED                                                         |
| 2   | 1    | RESERVED | RESERVED                                                         |
| 1   | 1    | RESERVED | RESERVED                                                         |
| 0   | 1    | RESERVED | RESERVED                                                         |

## Byte 3: Control Register 3

| Bit | @Pup | Name     | Description |
|-----|------|----------|-------------|
| 7   | 1    | RESERVED | RESERVED    |
| 6   | 1    | RESERVED | RESERVED    |
| 5   | 1    | RESERVED | RESERVED    |
| 4   | 1    | RESERVED | RESERVED    |
| 3   | 1    | RESERVED | RESERVED    |
| 2   | 1    | RESERVED | RESERVED    |
| 1   | 1    | RESERVED | RESERVED    |
| 0   | 1    | RESERVED | RESERVED    |

## Byte 4: Control Register 4

| Bit | @Pup | Name       | Description                                                                |
|-----|------|------------|----------------------------------------------------------------------------|
| 7   | 1    | RESERVED   | RESERVED                                                                   |
| 6   | 1    | SRC0_OE    | Output enable for SRC0<br>0 = Output Disabled, 1 = Output Enabled          |
| 5   | 1    | SRC1_OE    | Output enable for SRC1<br>0 = Output Disabled, 1 = Output Enabled          |
| 4   | 0    | RESERVED   | RESERVED                                                                   |
| 3   | 1    | SRC3_OE    | Output enable for SRC3<br>0 = Output Disabled, 1 = Output Enabled          |
| 2   | 1    | SRC2_OE    | Output enable for SRC2<br>0 = Output Disabled, 1 = Output Enabled          |
| 1   | 0    | PLL1_SS_EN | Enable PLL1s spread modulation,<br>0 = Spread Disabled, 1 = Spread Enabled |
| 0   | 1    | RESERVED   | RESERVED                                                                   |

## Byte 5: Control Register 5

| Bit | @Pup | Name     | Description |
|-----|------|----------|-------------|
| 7   | 0    | RESERVED | RESERVED    |
| 6   | 0    | RESERVED | RESERVED    |
| 5   | 0    | RESERVED | RESERVED    |
| 4   | 0    | RESERVED | RESERVED    |
| 3   | 0    | RESERVED | RESERVED    |
| 2   | 0    | RESERVED | RESERVED    |



## **Byte 5: Control Register 5 (Continued)**

| Bit | @Pup | Name     | Description |  |
|-----|------|----------|-------------|--|
| 1   | 0    | RESERVED | RESERVED    |  |
| 0   | 0    | RESERVED | RESERVED    |  |

## Byte 6: Control Register 6

| Bit | @Pup | Name     | Description                                                                     |  |
|-----|------|----------|---------------------------------------------------------------------------------|--|
| 7   | 0    | RESERVED | RESERVED                                                                        |  |
| 6   | 0    | RESERVED | RESERVED                                                                        |  |
| 5   | 0    | REF Bit1 | REF slew rate control (see Byte 13 for Slew Rate Bit0 & Bit2) 0 = High, 1 = Low |  |
| 4   | 0    | RESERVED | RESERVED                                                                        |  |
| 3   | 0    | RESERVED | RESERVED                                                                        |  |
| 2   | 0    | RESERVED | RESERVED                                                                        |  |
| 1   | 0    | RESERVED | RESERVED                                                                        |  |
| 0   | 0    | RESERVED | RESERVED                                                                        |  |

#### Byte 7: Vendor ID

| Bit | @Pup | Name            | Description         |  |
|-----|------|-----------------|---------------------|--|
| 7   | 0    | Rev Code Bit 3  | Revision Code Bit 3 |  |
| 6   | 1    | Rev Code Bit 2  | Revision Code Bit 2 |  |
| 5   | 0    | Rev Code Bit 1  | Revision Code Bit 1 |  |
| 4   | 0    | Rev Code Bit 0  | Revision Code Bit 0 |  |
| 3   | 1    | Vendor ID bit 3 | Vendor ID Bit 3     |  |
| 2   | 0    | Vendor ID bit 2 | Vendor ID Bit 2     |  |
| 1   | 0    | Vendor ID bit 1 | Vendor ID Bit 1     |  |
| 0   | 0    | Vendor ID bit 0 | Vendor ID Bit 0     |  |

## **Byte 8: Control Register 8**

| Bit | @Pup | Name       | Description |
|-----|------|------------|-------------|
| 7   | 1    | Device_ID3 | RESERVED    |
| 6   | 0    | Device_ID2 | RESERVED    |
| 5   | 0    | Device_ID1 | RESERVED    |
| 4   | 0    | Device_ID0 | RESERVED    |
| 3   | 0    | RESERVED   | RESERVED    |
| 2   | 0    | RESERVED   | RESERVED    |
| 1   | 0    | RESERVED   | RESERVED    |
| 0   | 0    | RESERVED   | RESERVED    |

## Byte 9: Control Register 9

| Bit | @Pup | Name           | Description                                                                                |  |
|-----|------|----------------|--------------------------------------------------------------------------------------------|--|
| 7   | 0    | RESERVED       | RESERVED                                                                                   |  |
| 6   | 0    | RESERVED       | RESERVED                                                                                   |  |
| 5   | 1    | RESERVED       | RESERVED                                                                                   |  |
| 4   | 0    | TEST _MODE_SEL | Test mode select either REF/N or tri-state 0 = All outputs tri-state, 1 = All output REF/N |  |



#### Byte 9: Control Register 9

| 3 | 0 | TEST_MODE_ENTRY | Allows entry into test mode<br>0 = Normal Operation, 1 = Enter test mode(s)                                                    |
|---|---|-----------------|--------------------------------------------------------------------------------------------------------------------------------|
| 2 | 1 | I2C_VOUT<2>     | Amplitude configurations differential clocks                                                                                   |
| 1 | 0 | I2C_VOUT<1>     | I2C VOUT[2:0]                                                                                                                  |
| 0 | 1 | I2C_VOUT<0>     | 000 = 0.30V<br>001 = 0.40V<br>010 = 0.50V<br>011 = 0.60V<br>100 = 0.70V<br>101 = 0.80V (default)<br>110 = 0.90V<br>111 = 1.00V |

## Byte 10: Control Register 10

| Bit | @Pup | Name     | Description |
|-----|------|----------|-------------|
| 7   | 0    | RESERVED | RESERVED    |
| 6   | 0    | RESERVED | RESERVED    |
| 5   | 0    | RESERVED | RESERVED    |
| 4   | 0    | RESERVED | RESERVED    |
| 3   | 0    | RESERVED | RESERVED    |
| 2   | 0    | RESERVED | RESERVED    |
| 1   | 1    | RESERVED | RESERVED    |
| 0   | 1    | RESERVED | RESERVED    |

## **Byte 11: Control Register 11**

| Bit | @Pup | Name     | Description |
|-----|------|----------|-------------|
| 7   | 0    | RESERVED | RESERVED    |
| 6   | 0    | RESERVED | RESERVED    |
| 5   | 0    | RESERVED | RESERVED    |
| 4   | 0    | RESERVED | RESERVED    |
| 3   | 0    | RESERVED | RESERVED    |
| 2   | 1    | RESERVED | RESERVED    |
| 1   | 1    | RESERVED | RESERVED    |
| 0   | 1    | RESERVED | RESERVED    |

## **Byte 12: Byte Count**

| Bit | @Pup | Name | Description                                                                                                    |
|-----|------|------|----------------------------------------------------------------------------------------------------------------|
| 7   | 0    | BC7  | Byte count register for block read operation.                                                                  |
| 6   | 0    | BC6  | The default value for Byte count is 15. In order to read beyond Byte 15, the user should change the byte count |
| 5   | 0    | BC5  | limit.to or beyond the byte that is desired to be read.                                                        |
| 4   | 0    | BC4  |                                                                                                                |
| 3   | 1    | BC3  |                                                                                                                |
| 2   | 1    | BC2  |                                                                                                                |
| 1   | 1    | BC1  |                                                                                                                |
| 0   | 1    | BC0  |                                                                                                                |



#### Byte 13: Control Register 13

| Bit | @Pup | Name                   | Description                                                                                                                                                                     |      |      |      |                 |   |
|-----|------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-----------------|---|
| 7   | 1    | REF_Bit2               | Drive Strength Control - Bit[2:0], Note: Slew Rate REF Bit1 is located in Byte 6 Bit 5                                                                                          |      |      |      |                 |   |
| 6   | 1    | REF_Bit0               | Normal mode default '101' Wireless Friendly Mode default to '111'                                                                                                               |      |      |      |                 |   |
| 5   | 1    | RESERVED               |                                                                                                                                                                                 |      |      |      |                 |   |
| 4   | 1    | RESERVED               | Mode                                                                                                                                                                            | Bit2 | Bit1 | Bit0 | Buffer Strength | _ |
| 3   | 1    | RESERVED               | 1                                                                                                                                                                               | 0    | 0    | 0    | Strong          |   |
|     | ·    |                        |                                                                                                                                                                                 |      | U    | 1    | 4               |   |
| 2   | 1    | RESERVED               |                                                                                                                                                                                 | 0    | 1    | 0    | ]               |   |
|     |      |                        |                                                                                                                                                                                 | 0    | 1    | 1    |                 |   |
|     |      |                        |                                                                                                                                                                                 | 1    | 0    | 0    | 1               |   |
|     |      |                        | Default                                                                                                                                                                         | 1    | 0    | 1    |                 |   |
|     |      |                        | 1 1 0                                                                                                                                                                           |      |      |      |                 |   |
|     |      |                        | Wireless Friendly                                                                                                                                                               | 1    | 1    | 1    | Weak            |   |
| 1   | 0    | RESERVED               | RESERVED                                                                                                                                                                        |      |      |      |                 |   |
| 0   | 0    | Wireless Friendly mode | Wireless Friendly Mode 0 = Disabled, Default all single-ended clocks slew rate config bits to '101' 1 = Enabled, Default all single-ended clocks slew rate config bits to '111' |      |      |      |                 |   |

Byte 14: Control Register 14

| Bit | @Pup | Name     | Description                         |
|-----|------|----------|-------------------------------------|
| 7   | 1    | RESERVED | RESERVED                            |
| 6   | 0    | RESERVED | RESERVED                            |
| 5   | 1    | RESERVED | RESERVED                            |
| 4   | 0    | OTP_4    | OTP_ID                              |
| 3   | 0    | OTP_3    | Idenification for programmed device |
| 2   | 1    | OTP_2    |                                     |
| 1   | 0    | OTP_1    |                                     |
| 0   | 0    | OTP_0    |                                     |

**Table 4. Output Driver Status** 

|                      | All Differential Clocks Clock Clock# |     |  |  |
|----------------------|--------------------------------------|-----|--|--|
|                      |                                      |     |  |  |
| PD# = 0 (Power down) | Low                                  | Low |  |  |



#### PD# (Power Down) Clarification

The CKPWRGD/PD# pin is a dual-function pin. During initial power up, the pin functions as CKPWRGD. Once CKPWRGD has been sampled HIGH by the clock chip, the pin assumes PD# functionality. The PD# pin is an asynchronous active LOW input used to shut off all clocks cleanly before shutting off power to the device. This signal is synchronized internally to the device before powering down the clock synthesizer. PD# is also an asynchronous input for powering up the system. When PD# is asserted LOW, clocks are driven to a LOW value and held before turning off the VCOs and the crystal oscillator.

#### PD# (Power down) Assertion

When PD is sampled HIGH by two consecutive rising edges of SRCC, all single-ended outputs will be held LOW on their next HIGH-to-LOW transition and differential clocks must held LOW. When PD mode is desired as the initial power on state, PD must be asserted HIGH in less than 10  $\mu$ s after asserting CKPWRGD.

#### **PD# Deassertion**

The power up latency is less than 1.8 ms. This is the time from the deassertion of the PD# pin or the ramping of the power supply until the time that stable clocks are generated from the clock chip. All differential outputs stopped in a three-state condition, resulting from power down are driven high in less than 300  $\mu s$  of PD# deassertion to a voltage greater than 200 mV. After the clock chip's internal PLL is powered up and locked, all outputs are enabled within a few clock cycles of each clock. Figure 2 is an example showing the relationship of clocks coming up.



Figure 1. Power down Assertion Timing Waveform



Figure 2. Power down Deassertion Timing Waveform



## **Absolute Maximum Conditions**

| Parameter          | Description                                   | Condition                   | Min.            | Max. | Unit     |
|--------------------|-----------------------------------------------|-----------------------------|-----------------|------|----------|
| $V_{DD\_3.3V}$     | Main Supply Voltage                           | Functional                  | _               | 4.6  | V        |
| V <sub>IN</sub>    | Input Voltage                                 | Relative to V <sub>SS</sub> | -0.5            | 4.6  | $V_{DC}$ |
| T <sub>S</sub>     | Temperature, Storage                          | Non-functional              | -65             | 150  | °C       |
| T <sub>A</sub>     | Temperature, Operating<br>Ambient, Industrial | Functional                  | <del>-4</del> 0 | 85   | °C       |
| T <sub>A</sub>     | Temperature, Operating Ambient, Commercial    | Functional                  | 0               | 85   | °C       |
| T <sub>J</sub>     | Temperature, Junction                         | Functional                  | _               | 150  | °C       |
| Ø <sub>JC</sub>    | Dissipation, Junction to Case                 | JEDEC (JESD 51)             | _               | 20   | °C/<br>W |
| $\emptyset_{JA}$   | Dissipation, Junction to Ambient              | JEDEC (JESD 51)             | _               | 60   | °C/<br>W |
| ESD <sub>HBM</sub> | ESD Protection (Human Body Model)             | JEDEC (JESD 22 - A114)      | 2000            | -    | V        |
| UL-94              | Flammability Rating                           | UL (Class)                  | V-              | -0   |          |

## **DC Electrical Specifications**

| Parameter            | Description                      | Condition                                                                | Min.           | Max.                  | Unit |
|----------------------|----------------------------------|--------------------------------------------------------------------------|----------------|-----------------------|------|
| VDD core             | 3.3V Operating Voltage           | 3.3 ± 5%                                                                 | 3.135          | 3.465                 | V    |
| V <sub>IH</sub>      | 3.3V Input High Voltage (SE)     |                                                                          | 2.0            | V <sub>DD</sub> + 0.3 | V    |
| V <sub>IL</sub>      | 3.3V Input Low Voltage (SE)      |                                                                          | $V_{SS} - 0.3$ | 0.8                   | V    |
| V <sub>IHI2C</sub>   | Input High Voltage               | SDATA, SCLK                                                              | 2.2            | _                     | V    |
| V <sub>ILI2C</sub>   | Input Low Voltage                | SDATA, SCLK                                                              | _              | 1.0                   | V    |
| I <sub>IH</sub>      | Input High Leakage Current       | Except internal pull-down resistors, $0 < V_{IN} < V_{DD}$               | _              | 5                     | μА   |
| I <sub>IL</sub>      | Input Low Leakage Current        | Except internal pull-up resistors, 0 < V <sub>IN</sub> < V <sub>DD</sub> | <b>-</b> 5     | _                     | μА   |
| V <sub>OH</sub>      | 3.3V Output High Voltage (SE)    | $I_{OH} = -1 \text{ mA}$                                                 | 2.4            | _                     | V    |
| V <sub>OL</sub>      | 3.3V Output Low Voltage (SE)     | I <sub>OL</sub> = 1 mA                                                   | _              | 0.4                   | V    |
| I <sub>OZ</sub>      | High-impedance Output<br>Current |                                                                          | -10            | 10                    | μА   |
| C <sub>IN</sub>      | Input Pin Capacitance            |                                                                          | 1.5            | 5                     | pF   |
| C <sub>OUT</sub>     | Output Pin Capacitance           |                                                                          |                | 6                     | pF   |
| L <sub>IN</sub>      | Pin Inductance                   |                                                                          | _              | 7                     | nΗ   |
| IDD_ <sub>PD</sub>   | Power Down Current               |                                                                          | -              | 1                     | mA   |
| I <sub>DD_3.3V</sub> | Dynamic Supply Current           | All outputs enabled. Differential clocks with 7" traces 2pF load.        | _              | 65                    | mA   |



## **AC Electrical Specifications**

| Parameter                       | Description                          | Condition                                                         | Min.     | Max.     | Unit |
|---------------------------------|--------------------------------------|-------------------------------------------------------------------|----------|----------|------|
| Crystal                         |                                      |                                                                   |          |          |      |
| L <sub>ACC</sub>                | Long-term Accuracy                   | Measured at VDD/2 differential                                    | _        | 250      | ppm  |
| Clock Input                     |                                      |                                                                   |          |          |      |
| T <sub>DC</sub>                 | CLKIN Duty Cycle                     | Measured at VDD/2                                                 | 47       | 53       | %    |
| $T_R/T_F$                       | CLKIN Rise and Fall Times            | Measured between 0.2V <sub>DD</sub> and 0.8V <sub>DD</sub>        | 0.5      | 4.0      | V/ns |
| T <sub>CCJ</sub>                | CLKIN Cycle to Cycle Jitter          | Measured at VDD/2                                                 | _        | 250      | ps   |
| T <sub>LTJ</sub>                | CLKIN Long Term Jitter               | Measured at VDD/2                                                 | _        | 350      | ps   |
| V <sub>IH</sub>                 | Input High Voltage                   | XIN / CLKIN pin                                                   | 2        | VDD+0.3  | V    |
| V <sub>IL</sub>                 | Input Low Voltage                    | XIN / CLKIN pin                                                   | _        | 0.8      | V    |
| I <sub>IH</sub>                 | Input HighCurrent                    | XIN / CLKIN pin, VIN = VDD                                        | _        | 35       | uA   |
| I <sub>IL</sub>                 | Input LowCurrent                     | XIN / CLKIN pin, 0 < VIN < 0.8                                    | -35      | _        | uA   |
| SRC at 0.7V                     |                                      |                                                                   |          |          |      |
| T <sub>DC</sub>                 | SRC Duty Cycle                       | Measured at 0V differential                                       | 45       | 55       | %    |
| T <sub>PERIOD</sub>             | 100 MHz SRC Period                   | Measured at 0V differential at 0.1s                               | 9.99900  | 10.0010  | ns   |
| T <sub>PERIODSS</sub>           | 100 MHz SRC Period, SSC              | Measured at 0V differential at 0.1s                               | 10.02406 | 10.02607 | ns   |
| T <sub>PERIODAbs</sub>          | 100 MHz SRC Absolute Period          | Measured at 0V differential at 1 clock                            | 9.87400  | 10.1260  | ns   |
| T <sub>PERIODSSAbs</sub>        | 100 MHz SRC Absolute Period, SSC     | Measured at 0V differential at 1 clock                            | 9.87406  | 10.1762  | ns   |
| T <sub>CCJ</sub>                | SRC Cycle to Cycle Jitter            | Measured at 0V differential                                       | _        | 125      | ps   |
| RMS <sub>GEN1</sub>             | Output PCle* Gen1 REFCLK phase       | BER = 1E-12 (including PLL BW 8 - 16                              |          | 400      |      |
|                                 | jitter                               | MHz, $\zeta$ = 0.54, Td=10 ns,<br>Ftrk=1.5 MHz)                   | 0        | 108      | ps   |
| RMS <sub>GEN2</sub>             | Output PCle* Gen2 REFCLK phase       | Includes PLL BW 8 - 16 MHz, Jitter                                | 0        | 3.0      | ps   |
|                                 | jitter                               | Peaking = 3dB, $\zeta$ = 0.54, Td=10 ns),<br>Low Band, F < 1.5MHz |          |          |      |
| RMS <sub>GEN2</sub>             | Output PCle* Gen2 REFCLK phase       | Includes PLL BW 8 - 16 MHz, Jitter                                | 0        | 3.1      | ps   |
|                                 | jitter                               | Peaking = 3dB, $\zeta$ = 0.54, Td=10 ns),<br>Low Band, F < 1.5MHz | Ü        | 0.1      | ρσ   |
| RMS <sub>GEN3</sub>             | Output phase jitter impact – PCIe*   | Includes PLL BW 2 - 4 MHz,                                        |          |          |      |
|                                 | Gen3                                 | CDR = 10MHz)                                                      | 0        | 1.0      | ps   |
| L <sub>ACC</sub>                | SRC Long Term Accuracy               | Measured at 0V differential                                       | Ī        | 100      | ppm  |
| $T_R/T_F$                       | SRC Rising/Falling Slew Rate         | Measured differentially from ±150 mV                              | 2.5      | 8        | V/ns |
| $V_{HIGH}$                      | Voltage High                         |                                                                   |          | 1.15     | V    |
| $V_{LOW}$                       | Voltage Low                          |                                                                   | -0.3     | _        | V    |
| $V_{OX}$                        | Crossing Point Voltage at 0.7V Swing |                                                                   | 300      | 550      | mV   |
| REF at 3.3V                     |                                      |                                                                   |          |          |      |
| T <sub>DC</sub>                 | Duty Cycle                           | Measurement at 1.5V                                               | 45       | 55       | %    |
| T <sub>PERIOD</sub>             | Period                               | Measurement at 1.5V                                               | 39.996   | 40.004   | ns   |
| T <sub>PERIODAbs</sub>          | Absolute Period                      | Measurement at 1.5V                                               | 39.32360 | 40.67640 | ns   |
| T <sub>R</sub> / T <sub>F</sub> | Rising and Falling Edge Rate         | Measured between 0.8V and 2.0V                                    | 1.0      | 4.0      | V/ns |
| T <sub>CCJ</sub>                | Cycle to Cycle Jitter                | Measurement at 1.5V                                               | -        | 250      | ps   |
| L <sub>ACC</sub>                | Long Term Accuracy                   | Measured at 1.5V                                                  | -        | 100      | ppm  |
|                                 | ABLE and SET-UP                      |                                                                   |          |          |      |
| T <sub>STABLE</sub>             | Clock Stabilization from Power-up    |                                                                   | _        | 1.8      | ms   |
| T <sub>SS</sub>                 | Stopclock Set-up Time                |                                                                   | 10.0     | _        | ns   |



## **Test and Measurement Set-up**

#### **For Reference Clock**

The following diagram shows the test load configurations for the single-ended REF output signal.



Figure 3. Single-ended REF Triple Load Configuration



Figure 4. Single-ended Output Signals (for AC Parameters Measurement)

#### For Differential Clock Signals

This diagram shows the test load configuration for the differential clock signals



Figure 5. 0.7V Differential Load Configuration





Figure 6. Differential Measurement for Differential Output Signals (for AC Parameters Measurement)



Figure 7. Single-ended Measurement for Differential Output Signals (for AC Parameters Measurement)



## **Ordering Information**

| Part Number    | Package Type             | Product Flow             |
|----------------|--------------------------|--------------------------|
| Lead-free      |                          |                          |
| SL28PCle25ALC  | 32-pin QFN               | Commercial, 0° to 85°C   |
| SL28PCle25ALCT | 32-pin QFN-Tape and Reel | Commercial, 0° to 85°C   |
| SL28PCle25ALI  | 32-pin QFN               | Industrial, -40° to 85°C |
| SL28PCle25ALIT | 32-pin QFN–Tape and Reel | Industrial, -40° to 85°C |

## **Package Diagrams**

#### 32-Lead QFN 5x 5mm





- 1. ALL DIMENSIONS ARE IN MILLIMETERS, ANGLES ARE IN DEGREES.
- 2. DIMENSIONAL TOLERANCE UNLESS OTHERWISE
- SPECIFIED +/- 0.10.

  THE SURFACE OF THE PACKAGE SHALL BE RZ 4-8uM
- 4. PROTRUSIONS AT THE PKG. OUTLINE SHALL NOT EXCEED 0.10.





| SYMBOL   | CON  | MINDN DIMENSIO | ZNI  |
|----------|------|----------------|------|
| 21 LIDER | MIN  | NDM            | MAX  |
| A        | 0.70 | 0.75           | 0.80 |
| A2       |      | 0.20 REF.      |      |
| ю        | 0.20 | 0.25           | 0.30 |
| D        | 4.90 | 5.00           | 5.10 |
| D2       | 3.15 | 3,30           | 3.45 |
| E        | 4.90 | 5.00           | 5.10 |
| E2       | 3.15 | 3.30           | 3.45 |
| е        |      | 0.50 BSC       |      |
| k        | 0.41 |                |      |
|          | 0.30 | 0.40           | 0.50 |



## **Document History**

| REV. Issue Date Orig. of Change |          |     | Description of Change                                                                                                       |  |
|---------------------------------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------|--|
| 1.0                             | 9/17/09  | JMA | Initial Release                                                                                                             |  |
| 1.1                             | 10/13/09 | JMA | Updated miscellanous text content                                                                                           |  |
| AA                              | 05/17/10 | JMA | Added CLKINFeatures.     Updated default spread to be non-spread PCI-Express     Updated I2C registers     Updated IDD Spec |  |
| AA                              | 10/21/10 | TRP | Updated miscellanous text content                                                                                           |  |
| AA                              | 11/17/10 | TRP | Updated spread percentage in Byte1 bit6     Updated IDD condition on trace length to 7"                                     |  |









www.skyworksinc.com/CBPro



**Quality** www.skyworksinc.com/quality



**Support & Resources** www.skyworksinc.com/support

### Copyright © 2021 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5®, SkyOne®, SkyBlue™, Skyworks Green™, Clockbuilder®, DSPLL®, ISOmodem®, ProSLIC®, and SiPHY® are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.