

### **DATA SHEET**

# Si861x/2x Low-Power, Single- and Dual-Channel Digital Isolators

Skyworks' family of ultra-low-power digital isolators are CMOS devices offering substantial data rate, propagation delay, power, size, reliability, and external BOM advantages over legacy isolation technologies. The operating parameters of these products remain stable across wide temperature ranges and throughout device service life for ease of design and highly uniform performance. All device versions have Schmitt trigger inputs for high noise immunity and only require VDD bypass capacitors.

Data rates up to 150 Mbps are supported, and all devices achieve propagation delays of less than 10 ns.

Ordering options include a choice of isolation ratings (2.5, 3.75 and 5 kV) and a selectable fail-safe operating mode to control the default output state during power loss.

All products are safety certified by UL, CSA, VDE, and CQC, and products in wide-body packages support reinforced insulation withstanding up to 5  $\rm kV_{RMS}.$ 

Automotive Grade is available for certain part numbers. These products are built using automotive-specific flows at all steps in the manufacturing process to ensure the robustness and low defectivity required for automotive applica-

### **Industrial Applications**

- Industrial automation systems
- Medical electronics
- Isolated switch mode supplies
- Isolated ADC, DAC
- Motor control
- Power inverters
- Communications systems

### **Automotive Applications**

- Onboard chargers
- Battery management systems
- Charging stations
- Traction inverters
- Hybrid electric vehicles
- Battery electric vehicles

### **Safety Regulatory Approvals**

- UL 1577 recognized
  - Up to 5000  $V_{\mbox{\scriptsize RMS}}$  for one minute
- CSA approval
  - IEC 62368-1, 60601-1 (reinforced insulation)
- VDE certification conformity
  - Si862xxT options certified to reinforced per VDE 0884-10 and 62368-1

- All other options certified to VDE 0884-10 (basic) and 62368-1 (reinforced)
- CQC certification approval
  - GB4943.1

### **Key Features**

- · High-speed operation
  - DC to 150 Mbps
- No start-up initialization required
- Wide operating supply voltage
  - 2.5-5.5 V
- Up to 5000 V<sub>RMS</sub> isolation
- Reinforced VDE 0884-10, 10 kV surge-capable (Si862xxT)
- 60-year life at rated working voltage
- High electromagnetic immunity
- Ultra low power (typical)
  - 5 V Operation
    - 1.6 mA per channel at 1 Mbps
    - 5.5 mA per channel at 100 Mbps
  - 2.5 V Operation
    - 1.5 mA per channel at 1 Mbps
    - 3.5 mA per channel at 100 Mbps
- Schmitt trigger inputs
- Selectable fail-safe mode
  - Default high or low output (ordering option)
- Precise timing (typical)
  - 10 ns propagation delay
  - 1.5 ns pulse width distortion
  - 0.5 ns channel-channel skew
  - 2 ns propagation delay skew
  - 5 ns minimum pulse width
- Transient immunity 50 kV/μs
- AEC-Q100 qualification
- Wide temperature range
  - -40 to 125 °C
- RoHS-compliant packages
  - WB SOIC-16
  - SOIC-8
- Automotive-grade OPNs available
  - AIAG compliant PPAP documentation support
  - IMDS and CAMDS listing support



Skyworks Green<sup>™</sup> products are compliant with all applicable legislation and are halogen-free. For additional information, refer to *Skyworks Definition of Green*<sup>™</sup>, document number SQ04–0074.

1 September 28, 2023

## 1. Pin Descriptions (WB SOIC-16)



Table 1. WB SOIC-16 Pin Descriptions

| Name             | WB SOIC-16 Pin#<br>Si8610    | WB SOIC-16 Pin#<br>Si862x | Туре        | Description                     |
|------------------|------------------------------|---------------------------|-------------|---------------------------------|
| GND1             | 1                            | 1                         | Ground      | Side 1 ground.                  |
| NC <sup>1</sup>  | 2, 5, 6, 8,10,<br>11, 12, 15 | 2, 6, 8,10,<br>11, 15     | No Connect  | NC                              |
| V <sub>DD1</sub> | 3                            | 3                         | Supply      | Side 1 power supply.            |
| A1               | 4                            | 4                         | Digital I/O | Side 1 digital input or output. |
| A2               | NC                           | 5                         | Digital I/O | Side 1 digital input or output. |
| GND1             | 7                            | 7                         | Ground      | Side 1 ground.                  |
| GND2             | 9                            | 9                         | Ground      | Side 2 ground.                  |
| B2               | NC                           | 12                        | Digital I/O | Side 2 digital input or output. |
| B1               | 13                           | 13                        | Digital I/O | Side 2 digital input or output. |
| $V_{DD2}$        | 14                           | 14                        | Supply      | Side 2 power supply.            |
| GND2             | 16                           | 16                        | Ground      | Side 2 ground.                  |

<sup>1.</sup> No Connect. These pins are not internally connected. They can be left floating, tied to VDD, or tied to GND.

## 2. Pin Descriptions (SOIC-8)



**Table 2. NB SOIC-8 Pin Descriptions** 

| Name                              | SOIC-8 Pin#<br>Si861x | SOIC-8 Pin#<br>Si862x | Туре        | Description                     |
|-----------------------------------|-----------------------|-----------------------|-------------|---------------------------------|
| V <sub>DD1</sub> /NC <sup>1</sup> | 1, 3                  | 1                     | Supply      | Side 1 power supply.            |
| GND1                              | 4                     | 4                     | Ground      | Side 1 ground.                  |
| A1                                | 2                     | 2                     | Digital I/O | Side 1 digital input or output. |
| A2                                | NA                    | 3                     | Digital I/O | Side 1 digital input or output. |
| B1                                | 6                     | 7                     | Digital I/O | Side 2 digital input or output. |
| B2                                | NA                    | 6                     | Digital I/O | Side 2 digital input or output. |
| V <sub>DD2</sub>                  | 8                     | 8                     | Supply      | Side 2 power supply.            |
| GND2/NC <sup>1</sup>              | 5.7                   | 5                     | Ground      | Side 2 ground.                  |

<sup>1.</sup> No connect. These pins are not internally connected. They can be left floating, tied to VDD, or tied to GND.

### 3. System Overview

### 3.1. Theory of Operation

The operation of an Si861x/2x channel is analogous to that of an opto coupler, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for a single Si861x/2x channel is shown in Figure 1.



Figure 1. Simplified Channel Diagram

A channel consists of an RF Transmitter and RF Receiver separated by a semiconductor-based isolation barrier. Referring to the transmitter, input A modulates the carrier provided by an RF oscillator using on/off keying. The Receiver contains a demodulator that decodes the input state according to its RF energy content and applies the result to output B via the output driver. This RF on/off keying scheme is superior to pulse code schemes as it provides best-in-class noise immunity, low power consumption, and improved immunity to magnetic fields. See Figure 2 for more details.



Figure 2. Modulation Scheme

### 3.2. Eye Diagram

Figure 3 illustrates an eye diagram taken on an Si8610. For the data source, the test used an Anritsu (MP1763C) Pulse Pattern Generator set to 1000 ns/div. The output of the generator's clock and data from an Si8610 were captured on an oscilloscope. The results illustrate that data integrity was maintained even at the high data rate of 150 Mbps. The results also show that 2 ns pulse width distortion and 350 ps peak jitter were exhibited.



Figure 3. Eye Diagram

### 4. Device Operation

Device behavior during start-up, normal operation, and shutdown is shown in Figure 4, "Device Behavior during Normal Operation," on page 6, where UVLO+ and UVLO- are the respective positive-going and negative-going thresholds. Refer to Table 3 to determine outputs when power supply (VDD) is not present.

| V <sub>I</sub> Input <sup>1,2</sup> | VDDI State <sup>1,3,4</sup> | VDDO State <sup>1,3,4</sup> | V <sub>O</sub> Output <sup>1,2</sup> | Comments                                                                                                                                                       |
|-------------------------------------|-----------------------------|-----------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Н                                   | Р                           | Р                           | Н                                    | Normal operation.                                                                                                                                              |
| L                                   | Р                           | Р                           | L                                    | Normal operation.                                                                                                                                              |
| X <sup>5</sup>                      | UP                          | Р                           | L <sup>6</sup>                       | Upon transition of VDDI from unpowered to powered, $V_{\mbox{\scriptsize O}}$ returns to the same state as $V_{\mbox{\scriptsize I}}$ in less than 1 $\mu s$ . |
| x <sup>5</sup>                      | Р                           | UP                          | Undetermined                         | Upon transition of VDDO from unpowered to powered, $V_O$ returns to the same state as $V_I$ within 1 $\mu s.$                                                  |

**Table 3. Si86xx Logic Operation** 

- 1. VDDI and VDDO are the input and output power supplies. VI and VO are the respective input and output terminals.
- 2. X = not applicable; H = Logic High; L = Logic Low; Hi-Z = High Impedance.
- 3. "Powered" state (P) is defined as 2.5 V < VDD < 5.5 V.
- 4. "Unpowered" state (UP) is defined as VDD = 0 V.
- 5. Note that an I/O can power the die for a given side through an internal diode if its source has adequate current.
- See "1. Ordering Guide" on page 2 for details. This is the selectable fail-safe operating mode (ordering option). Some devices have default output state = H, and some have
  default output state = L, depending on the ordering part number (OPN). For default high devices, the data channels have pull-ups on inputs/outputs. For default low devices,
  the data channels have pull-downs on inputs/outputs.

### 4.1. Device Startup

Outputs are held low during powerup until VDD is above the UVLO threshold for time period tSTART. Following this, the outputs follow the states of inputs.

### 4.2. Undervoltage Lockout

Undervoltage Lockout (UVLO) is provided to prevent erroneous operation during device startup and shutdown or when VDD is below its specified operating circuits range. Both Side A and Side B each have their own undervoltage lockout monitors. Each side can enter or exit UVLO independently. For example, Side A unconditionally enters UVLO when  $V_{DD1}$  falls below  $V_{DD1(UVLO-)}$  and exits UVLO when  $V_{DD1}$  rises above  $V_{DD1(UVLO+)}$ . Side B operates the same as Side A with respect to its  $V_{DD2}$  supply.



Figure 4. Device Behavior during Normal Operation

### 4.3. Layout Recommendations

To ensure safety in the end-user application, high-voltage circuits (i.e., circuits with  $>30 \, V_{AC}$ ) must be physically separated from the safety extra-low-voltage circuits (SELV is a circuit with  $<30 \, V_{AC}$ ) by a certain distance (creepage/clearance). If a component, such as a digital isolator, straddles this isolation barrier, it must meet those creepage/clearance requirements and also provide a sufficiently large high-voltage breakdown protection rating (commonly referred to as working voltage protection). Table 8, "Insulation and Safety-Related Specifications," on page 18 and Table 10, "VDE 0884-10 Insulation Characteristics," on page 18 detail the working voltage and creepage/clearance capabilities of the Si86xx. These tables also detail the component standards (UL1577, IEC60747-17), which are readily accepted by certification bodies to provide proof for end-system specifications requirements. Refer to the end-system specification (61010-1, 62368-1, 60601-1, etc.) requirements before starting any design that uses a digital isolator.

### 4.3.1. Supply Bypass

The Si861x/2x family requires a 0.1  $\mu$ F bypass capacitor between V<sub>DD1</sub> and GND1 and V<sub>DD2</sub> and GND2. The capacitor should be placed as close as possible to the package. To enhance the robustness of a design, the user may also include resistors (50–300  $\Omega$ ) in series with the inputs and outputs if the system is excessively noisy.

### 4.3.2. Output Pin Termination

The nominal output impedance of an isolator driver channel is approximately 50  $\Omega$ , ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces.

### 4.4. Fail-Safe Operating Mode

Si86xx devices feature a selectable (by ordering option) mode whereby the default output state (when the input supply is unpowered) can either be a logic high or logic low when the output supply is powered.

See "13. Ordering Guide" on page 27 and Table 3, "Si86xx Logic Operation," on page 6 for more information.

### 4.5. Typical Performance Characteristis

The typical performance characteristics depicted in the following diagrams are for information purposes only. Refer to "1. Ordering Guide" on page 2 for actual specification limits.



30.0 25.0 20.0 20.0 15.0 10.0 0 10 20 30 40 50 60 70 80 90 100 110 120 130 140 150

Figure 5. Si8610 Typical V<sub>DD1</sub> Supply Current vs. Data Rate 5, 3.3, and 2.50 V Operation

Figure 6. Si8610 Typical V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.50 V Operation (15 pF Load)





Figure 7. Si8620 Typical V<sub>DD1</sub> Supply Current vs. Data Rate 5, 3.3, and 2.50 V Operation

Figure 8. Si8620 Typical V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.50 V Operation (15 pF Load)





Figure 9. Si8621 Typical V<sub>DD1</sub> or V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.50 V Operation (15 pF Load)

Figure 10. Si8622 Typical <sub>VDD1</sub> or V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.50 V Operation (15 pF Load)



Figure 11. Propagation Delay vs. Temperature (5.0 V Data)

## 5. Electrical Specifications

Table 4. Absolute Maximum Ratings<sup>1</sup>

| Parameter                        | Symbol                              | Min  | Max                   | Unit |
|----------------------------------|-------------------------------------|------|-----------------------|------|
| Storage temperature <sup>2</sup> | T <sub>STG</sub>                    | -65  | 150                   | °C   |
| Operating temperature            | T <sub>A</sub>                      | -40  | 125                   | °C   |
| Junction temperature             | T <sub>J</sub>                      | _    | 150                   | °C   |
| Supply voltage                   | V <sub>DD1</sub> , V <sub>DD2</sub> | -0.5 | 7.0                   | V    |
| Input voltage                    | V <sub>I</sub>                      | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| Output voltage                   | v <sub>o</sub>                      | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| Output current drive channel     | I <sub>O</sub>                      | _    | 10                    | mA   |
| Lead solder temperature (10 s)   |                                     | _    | 260                   | °C   |

<sup>1.</sup> Exposure to maximum rating conditions for extended periods may reduce device reliability. Exceeding any of the limits listed here may result in permanent damage to the device.

ESD Handling: Industry-standard ESD handling precautions must be adhered to at all times to avoid damage to this device.

**Table 5. Recommended Operating Conditions** 

| Parameter                                  | Symbol | Min | Тур | Max              | Unit |
|--------------------------------------------|--------|-----|-----|------------------|------|
| Ambient operating temperature <sup>1</sup> | TA     | -40 | 25  | 125 <sup>1</sup> | °C   |
| Supply voltage                             | VDD1   | 2.5 | _   | 5.5              | V    |
| Supply Voltage                             | VDD2   | 2.5 | _   | 5.5              | V    |

<sup>1.</sup> The maximum ambient temperature is dependent on data frequency, output loading, number of operating channels, and supply voltage.

<sup>2.</sup> VDE certifies storage temperature from –40 to 150 °C.

Table 6. Electrical Characteristics<sup>1</sup>

| Parameter                                                      | Symbol                           | Test Condition                               | Min                                       | Тур        | Max        | Unit                                             |
|----------------------------------------------------------------|----------------------------------|----------------------------------------------|-------------------------------------------|------------|------------|--------------------------------------------------|
| VDD undervoltage threshold                                     | VDD <sub>UV+</sub>               | V <sub>DD1</sub> , V <sub>DD2</sub> rising   | 1.95                                      | 2.24       | 2.375      | V                                                |
| VDD undervoltage threshold                                     | VDD <sub>UV</sub> _              | V <sub>DD1</sub> , V <sub>DD2</sub> falling  | 1.88                                      | 2.16       | 2.325      | V                                                |
| VDD undervoltage hysteresis                                    | VDD <sub>HYS</sub>               |                                              | 50                                        | 70         | 95         | mV                                               |
| Positive-going input threshold                                 | VT+                              | All inputs rising                            | 1.4                                       | 1.67       | 1.9        | V                                                |
| Negative-going input threshold                                 | VT-                              | All inputs falling                           | 1.0                                       | 1.23       | 1.4        | V                                                |
| Input hysteresis                                               | V <sub>HYS</sub>                 |                                              | 0.38                                      | 0.44       | 0.50       | V                                                |
| High level input voltage                                       | V <sub>IH</sub>                  |                                              | 2.0                                       | _          | _          | V                                                |
| Low level input voltage                                        | V <sub>IL</sub>                  |                                              | _                                         | _          | 0.8        | V                                                |
| High level output voltage                                      | V <sub>OH</sub>                  | loh = –4 mA                                  | V <sub>DD1</sub> , V <sub>DD2</sub> – 0.4 | 4.8        | _          | V                                                |
| Low level output voltage                                       | V <sub>OL</sub>                  | lol = 4 mA                                   | -                                         | 0.2        | 0.4        | V                                                |
| Input leakage current<br>Si86xxxB/C/D<br>Si86xxxT              | IL                               |                                              | _                                         | _          | ±10<br>±15 | μА                                               |
| Output impedance <sup>2</sup>                                  | Z <sub>O</sub>                   |                                              | _                                         | 50         | _          | Ω                                                |
| DC Supply Current (All Inputs 0 V or at Supply                 |                                  |                                              |                                           |            | 1          | <u> </u>                                         |
| Si8610Bx, Ex                                                   |                                  |                                              |                                           |            |            |                                                  |
| $V_{DD1}$                                                      |                                  | $V_I = O(Bx), 1(Ex)$                         | _                                         | 0.6        | 1.2        |                                                  |
| V <sub>DD2</sub>                                               |                                  | $V_1 = O(Bx), 1(Ex)$                         | _                                         | 0.8        | 1.5        | mA                                               |
| V <sub>DD1</sub>                                               |                                  | $V_1 = 1(Bx), 0(Ex)$<br>$V_1 = 1(Bx), 0(Ex)$ |                                           | 1.8<br>0.8 | 2.9<br>1.5 |                                                  |
| V <sub>DD2</sub>                                               |                                  | V  - 1(BX), U(LX)                            | _                                         | 0.8        | 1.5        |                                                  |
| Si8620Bx, Ex                                                   |                                  | $V_1 = O(Bx), 1(Ex)$                         | _                                         | 0.8        | 1.4        |                                                  |
| $egin{array}{c} V_{DD1} \ V_{DD2} \end{array}$                 |                                  | $V_1 = O(Bx), 1(Ex)$<br>$V_1 = O(Bx), 1(Ex)$ |                                           | 1.4        | 2.2        | mA                                               |
| $V_{DD1}^{VDD2}$                                               |                                  | $V_1 = O(Bx), O(Ex)$                         | _                                         | 3.3        | 5.3        | IIIA                                             |
| V <sub>DD2</sub>                                               |                                  | $V_1 = 1(Bx), 0(Ex)$                         | _                                         | 1.4        | 2.2        |                                                  |
| Si8621Bx, Ex                                                   |                                  | 1 1 1 1 1                                    |                                           |            |            |                                                  |
| V <sub>DD1</sub>                                               |                                  | $V_1 = O(Bx), 1(Ex)$                         | _                                         | 1.2        | 1.9        |                                                  |
| V <sub>DD2</sub>                                               |                                  | $V_1 = O(Bx), 1(Ex)$<br>$V_1 = O(Bx), 1(Ex)$ | _                                         | 1.2        | 1.9        | mA                                               |
| V <sub>DD1</sub>                                               |                                  | $V_1 = 1(Bx), 0(Ex)$                         | _                                         | 2.4        | 3.8        | 11171                                            |
| V <sub>DD2</sub>                                               |                                  | $V_1 = 1(Bx), 0(Ex)$                         | _                                         | 2.4        | 3.8        |                                                  |
| Si8622Bx, Ex                                                   |                                  |                                              |                                           |            |            |                                                  |
| $V_{DD1}$                                                      |                                  | $V_1 = O(Bx), 1(Ex)$                         | _                                         | 2.6        | 4.2        |                                                  |
| V <sub>DD2</sub>                                               |                                  | $V_1 = O(Bx), 1(Ex)$                         | _                                         | 3.3        | 5.3        | mA                                               |
| V <sub>DD1</sub>                                               |                                  | $V_1 = 1(Bx), 0(Ex)$                         | _                                         | 4.0<br>4.8 | 6.4<br>7.7 |                                                  |
| V <sub>DD2</sub> 1 Mbps Supply Current (All Inputs = 500 kHz S | Sauara Waya C = 1                | V <sub>I</sub> = 1(Bx), 0(Ex)                | _                                         | 4.0        | 7.7        |                                                  |
| Si8610Bx, Ex                                                   | oquale vvave, C <sub>L</sub> = 1 | .5 pr on An Outputs)                         | 1                                         |            | 1          | 1                                                |
| V <sub>DD1</sub>                                               |                                  |                                              | _                                         | 1.2        | 2.0        | mA                                               |
| V <sub>DD2</sub>                                               |                                  |                                              | _                                         | 0.9        | 1.5        |                                                  |
| Si8620Bx, Ex                                                   |                                  |                                              |                                           |            |            |                                                  |
| V <sub>DD1</sub>                                               |                                  |                                              |                                           | 2.1<br>1.6 | 3.1<br>2.4 | mA                                               |
| V <sub>DD2</sub>                                               |                                  |                                              | _                                         | 1.0        | 2.4        | <del>                                     </del> |
| Si8621Bx, Ex<br>V <sub>DD1</sub>                               |                                  |                                              | _                                         | 1.9        | 2.9        | mA                                               |
| VDD1<br>V <sub>DD2</sub>                                       |                                  |                                              | _                                         | 1.9        | 2.9        | 111/5                                            |
| Si8622Bx, Ex                                                   |                                  |                                              |                                           |            |            |                                                  |
| $V_{DD1}$                                                      |                                  |                                              | _                                         | 3.4        | 5.1        | mA                                               |
| $V_{DD2}$                                                      |                                  |                                              | _                                         | 4.2        | 6.2        |                                                  |

Table 6. Electrical Characteristics<sup>1</sup> (Continued)

| Parameter                                                   | Symbol                              | Test Condition                                        | Min          | Тур        | Max        | Unit  |
|-------------------------------------------------------------|-------------------------------------|-------------------------------------------------------|--------------|------------|------------|-------|
| 10 Mbps Supply Current (All Inputs = 5 MHz S                | Square Wave, C <sub>L</sub> =       | : 15 pF on All Outputs)                               |              |            |            |       |
| Si8610Bx, Ex                                                |                                     |                                                       |              |            |            |       |
| $egin{array}{c} {\sf V_{DD1}} \\ {\sf V_{DD2}} \end{array}$ |                                     |                                                       | _            | 1.2<br>1.2 | 2.0<br>2.0 | mA    |
| Si8620Bx, Ex                                                |                                     |                                                       |              | 1.2        | 2.0        |       |
| V <sub>DD1</sub>                                            |                                     |                                                       | _            | 2.1        | 3.1        | mA    |
| $V_{DD2}$                                                   |                                     |                                                       | _            | 2.2        | 3.3        |       |
| Si8621Bx, Ex                                                |                                     |                                                       |              |            |            |       |
| $V_{\mathrm{DD1}}$                                          |                                     |                                                       | <del>-</del> | 2.2<br>2.2 | 3.3<br>3.3 | mA    |
| V <sub>DD2</sub> Si8622Bx, Ex                               |                                     |                                                       |              | 2.2        | 3.3        |       |
| V <sub>DD1</sub>                                            |                                     |                                                       | _            | 3.7        | 5.5        | mA    |
| $V_{DD2}^{DD1}$                                             |                                     |                                                       | _            | 4.4        | 6.7        |       |
| 100 Mbps Supply Current (All Inputs = 50 MH                 | Iz Square Wave, C                   | L = 15 pF on All Outputs)                             |              |            | •          |       |
| Si8610Bx, Ex                                                |                                     |                                                       |              |            |            |       |
| $V_{DD1}$                                                   |                                     |                                                       | _            | 1.2<br>4.8 | 2.0<br>6.7 | mA    |
| V <sub>DD2</sub>                                            |                                     |                                                       | _            | 4.8        | 0.7        |       |
| <b>Si8620Bx, Ex</b><br>V <sub>DD1</sub>                     |                                     |                                                       | _            | 2.1        | 3.1        | mA    |
| V <sub>DD2</sub>                                            |                                     |                                                       | _            | 8.9        | 12.5       |       |
| Si8621Bx, Ex                                                |                                     |                                                       |              |            |            |       |
| $V_{DD1}$                                                   |                                     |                                                       | _            | 5.8<br>5.8 | 8.1<br>8.1 | mA    |
| V <sub>DD2</sub>                                            |                                     |                                                       |              | 5.6        | 0.1        |       |
| <b>Si8622Bx, Ex</b><br>V <sub>DD1</sub>                     |                                     |                                                       | _            | 7.6        | 10.6       |       |
| V <sub>DD2</sub>                                            |                                     |                                                       | _            | 8.2        | 11.4       | mA    |
| Timing Characteristics                                      | •                                   |                                                       |              | · ·        |            | · L   |
| Si861x/2x Bx, Ex                                            |                                     |                                                       |              |            |            |       |
| Data rate                                                   |                                     |                                                       | 0            | _          | 150        | Mbps  |
| Minimum pulse width                                         |                                     |                                                       | _            | _          | 5.0        | ns    |
|                                                             |                                     | See Figure 12, "Propagation                           |              |            |            |       |
| Propagation delay                                           | t <sub>PHL</sub> , t <sub>PLH</sub> | Delay Timing," on page 12.                            | 5.0          | 8.0        | 13         | ns    |
| Pulse Width Distortion                                      | PWD                                 | See Figure 12, "Propagation                           | _            | 0.2        | 4.5        | ns    |
| t <sub>PLH</sub> — t <sub>PHL</sub>                         | PVVD                                | Delay Timing," on page 12.                            | _            | 0.2        | 4.5        | 115   |
| Propagation delay skew <sup>3</sup>                         | t <sub>PSK(P-P)</sub>               |                                                       | _            | 2.0        | 4.5        | ns    |
| Channel-channel skew                                        | t <sub>PSK</sub>                    |                                                       | _            | 0.4        | 2.5        | ns    |
| All Models                                                  | •                                   |                                                       |              | · ·        |            | · L   |
|                                                             |                                     | C <sub>L</sub> = 15 pF                                |              |            |            |       |
| Output rise time                                            | t <sub>r</sub>                      | See Figure 12, "Propagation                           | _            | 2.5        | 4.0        | ns    |
|                                                             |                                     | Delay Timing," on page 12.                            |              |            |            |       |
| Output fall time                                            |                                     | C <sub>L</sub> = 15 pF<br>See Figure 12, "Propagation |              | 2.5        | 4.0        | nc    |
| Output fail time                                            | t <sub>f</sub>                      | Delay Timing," on page 12.                            | _            | 2.3        | 4.0        | ns    |
|                                                             |                                     | See Figure 3, "Eye Diagram,"                          |              |            |            |       |
| Peak eye diagram jitter                                     | t <sub>JIT(PK)</sub>                | on page 5.                                            | _            | 350        | _          | ps    |
|                                                             |                                     | $V_I = V_{DD}$ or 0 V                                 |              |            |            |       |
| Common mode transient immunity<br>Si86xxxB/C/D              | CMTI                                | V <sub>CM</sub> = 1500 V<br>See Figure 13, "Common-   | 35           | 50         | _          | kV/μs |
| Si86xxxB/C/D<br>Si86xxxT                                    | CIVITI                              | Mode Transient Immunity                               | 60           | 100        | =          | κν/μδ |
|                                                             | I                                   | Test Circuit," on page 12.                            |              |            | 1          | 1     |
|                                                             |                                     | lest Circuit, on page 12.                             |              |            |            |       |

V<sub>DD1</sub> = 5 V ±10%; V<sub>DD2</sub> = 5 V ±10%, T<sub>A</sub> = -40 to 125 °C
 The nominal output impedance of an isolator driver channel is approximately 50 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled-impedance PCB traces.

<sup>3.</sup> t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature.

<sup>4.</sup> Start-up time is the time period from the application of power to the appearance of valid data at the output.



Figure 12. Propagation Delay Timing



Figure 13. Common-Mode Transient Immunity Test Circuit

Table 7. Electrical Characteristics<sup>1</sup>

| Parameter                                         | Symbol                          | Test Condition                               | Min                                       | Тур   | Max        | Unit  |
|---------------------------------------------------|---------------------------------|----------------------------------------------|-------------------------------------------|-------|------------|-------|
| VDD undervoltage threshold                        | VDD <sub>UV+</sub>              | V <sub>DD1</sub> , V <sub>DD2</sub> rising   | 1.95                                      | 2.24  | 2.375      | V     |
| VDD undervoltage threshold                        | VDD <sub>UV</sub> _             | V <sub>DD1</sub> , V <sub>DD2</sub> falling  | 1.88                                      | 2.16  | 2.325      | V     |
| VDD undervoltage hysteresis                       | VDD <sub>HYS</sub>              |                                              | 50                                        | 70    | 95         | mV    |
| Positive-going input threshold                    | VT+                             | All inputs rising                            | 1.4                                       | 1.67  | 1.9        | V     |
| Negative-going input threshold                    | VT-                             | All inputs falling                           | 1.0                                       | 1.23  | 1.4        | V     |
| Input hysteresis                                  | V <sub>HYS</sub>                |                                              | 0.38                                      | 0.44  | 0.50       | V     |
| High level input voltage                          | V <sub>IH</sub>                 |                                              | 2.0                                       | _     | _          | V     |
| Low level input voltage                           | V <sub>IL</sub>                 |                                              | _                                         | _     | 0.8        | V     |
| High level output voltage                         | V <sub>OH</sub>                 | I <sub>OH</sub> = -4 mA                      | V <sub>DD1</sub> , V <sub>DD2</sub> – 0.4 | 3.1   | _          | V     |
| Low level output voltage                          | V <sub>OL</sub>                 | I <sub>OL</sub> = 4 mA                       | -                                         | 0.2   | 0.4        | V     |
| Input leakage current<br>Si86xxxB/C/D<br>Si86xxxT | IL                              | 02                                           |                                           | =     | ±10<br>±15 | μА    |
| Output impedance <sup>2</sup>                     | Z <sub>O</sub>                  |                                              | _                                         | 50    | _          | Ω     |
| DC Supply Current (All Inputs 0 V or at Supply    | )                               |                                              |                                           | 1     | L          |       |
| Si8610Bx, Ex                                      |                                 |                                              |                                           |       |            |       |
| $V_{DD1}$                                         |                                 | $V_I = O(Bx)$ , $1(Ex)$                      | _                                         | 0.6   | 1.2        |       |
| $V_{DD2}$                                         |                                 | $V_I = O(Bx), 1(Ex)$                         | _                                         | 0.8   | 1.5        | mA    |
| V <sub>DD1</sub>                                  |                                 | $V_I = 1(Bx), O(Ex)$                         | _                                         | 1.8   | 2.9        |       |
| $v_{DD2}$                                         |                                 | $V_{I} = 1(Bx), 0(Ex)$                       | _                                         | 0.8   | 1.5        |       |
| Si8620Bx, Ex                                      |                                 |                                              |                                           |       |            |       |
| $V_{\mathrm{DD1}}$                                |                                 | $V_I = O(Bx), 1(Ex)$                         | _                                         | 0.8   | 1.4        |       |
| $V_{DD2}$                                         |                                 | $V_I = O(Bx), 1(Ex)$                         | _                                         | 1.4   | 2.2        | mA    |
| $V_{DD1}$                                         |                                 | $V_1 = 1(Bx), 0(Ex)$                         | _                                         | 3.3   | 5.3        |       |
| $V_{DD2}$                                         |                                 | $V_{I} = 1(Bx), 0(Ex)$                       | _                                         | 1.4   | 2.2        |       |
| Si8621Bx, Ex                                      |                                 |                                              |                                           |       |            |       |
| V <sub>DD1</sub>                                  |                                 | $V_1 = O(Bx), 1(Ex)$                         | _                                         | 1.2   | 1.9        |       |
| V                                                 |                                 | $V_1 = O(Bx), 1(Ex)$                         | _                                         | 1.2   | 1.9        | mA    |
| V <sub>DD2</sub>                                  |                                 | $V_1 = O(Bx), 1(Ex)$<br>$V_1 = 1(Bx), O(Ex)$ |                                           | 2.4   | 3.8        | 111/4 |
| V <sub>DD1</sub>                                  |                                 | $V_1 = 1(Bx), 0(Ex)$<br>$V_1 = 1(Bx), 0(Ex)$ | _                                         | 2.4   | 3.8        |       |
| V <sub>DD2</sub>                                  |                                 | V <sub>1</sub> = 1(BX), U(EX)                | _                                         | 2.4   | 3.0        |       |
| Si8622Bx, Ex                                      |                                 | V = 0(D <sub>1</sub> ) 1(F <sub>1</sub> )    |                                           | 2.0   | 4.2        |       |
| $V_{\mathrm{DD1}}$                                |                                 | $V_1 = O(Bx), 1(Ex)$                         | _                                         | 2.6   | 4.2        | 4     |
| $V_{DD2}$                                         |                                 | $V_1 = O(Bx), 1(Ex)$                         | _                                         | 3.3   | 5.3        | mA    |
| V <sub>DD1</sub>                                  |                                 | $V_I = 1(Bx), 0(Ex)$                         | _                                         | 4.0   | 6.4        |       |
| $V_{DD2}$                                         |                                 | $V_1 = 1(Bx), 0(Ex)$                         | _                                         | 4.8   | 7.7        |       |
| 1 Mbps Supply Current (All Inputs = 500 kHz S     | quare Wave, C <sub>L</sub> = 15 | pF on All Outputs)                           |                                           |       |            |       |
| Si8610Bx, Ex                                      |                                 |                                              |                                           | 1 1 2 | 2.0        |       |
| V <sub>DD1</sub>                                  |                                 |                                              | _                                         | 1.2   | 2.0        | mA    |
| $V_{\mathrm{DD2}}$                                |                                 |                                              | _                                         | 0.9   | 1.5        |       |
| Si8620Bx, Ex                                      |                                 |                                              |                                           |       |            | _     |
| V <sub>DD1</sub>                                  |                                 |                                              | _                                         | 2.1   | 3.1        | mA    |
| V <sub>DD2</sub>                                  |                                 |                                              | _                                         | 1.6   | 2.4        |       |
| Si8621Bx, Ex                                      |                                 |                                              |                                           | 1.9   | 2.9        | mΛ    |
| $V_{DD1} V_{DD2}$                                 |                                 |                                              |                                           | 1.9   | 2.9        | mA    |
|                                                   |                                 |                                              |                                           | 1.5   |            |       |
| Si8622Bx, Ex<br>V <sub>DD1</sub>                  |                                 |                                              |                                           | 3.4   | 5.1        | mA    |
| V <sub>DD2</sub>                                  |                                 |                                              | _                                         | 4.2   | 6.2        | 1117  |
| * 002                                             |                                 |                                              |                                           |       | 0.2        |       |

Table 7. Electrical Characteristics<sup>1</sup> (Continued)

| Parameter                                                                    | Symbol                              | Test Condition                                                                                                                              | Min          | Тур        | Max        | Unit  |
|------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|------------|-------|
| 10 Mbps Supply Current (All Inputs = 5 MHz S                                 | quare Wave, C <sub>L</sub> =        | 15 pF on All Outputs)                                                                                                                       |              |            |            |       |
| Si8610Bx, Ex                                                                 |                                     |                                                                                                                                             |              |            |            |       |
| $egin{array}{c} egin{array}{c} egin{array}{c} V_{DD1} \ V_{DD2} \end{array}$ |                                     |                                                                                                                                             | _            | 1.2<br>1.0 | 2.0<br>1.8 | mA    |
| Si8620Bx, Ex                                                                 |                                     |                                                                                                                                             |              |            |            |       |
| $V_{\mathrm{DD1}}$                                                           |                                     |                                                                                                                                             | _            | 2.1        | 3.1        | mA    |
| V <sub>DD2</sub>                                                             |                                     |                                                                                                                                             | _            | 1.9        | 2.8        |       |
| <b>Si8621Bx, Ex</b><br>V <sub>DD1</sub>                                      |                                     |                                                                                                                                             | _            | 2.0        | 3.0        | mA    |
| $V_{DD2}^{DD1}$                                                              |                                     |                                                                                                                                             | _            | 2.0        | 3.0        |       |
| Si8622Bx, Ex                                                                 |                                     |                                                                                                                                             |              | 2.5        | <b>5.0</b> |       |
| $egin{array}{c} egin{array}{c} egin{array}{c} V_{DD1} \ V_{DD2} \end{array}$ |                                     |                                                                                                                                             | _<br>_       | 3.5<br>4.3 | 5.3<br>6.4 | mA    |
| 100 Mbps Supply Current (All Inputs = 50 MH:                                 | z Square Wave. C.                   | = 15 pF on All Outputs)                                                                                                                     |              |            | J          |       |
| Si8610Bx, Ex                                                                 | 1                                   |                                                                                                                                             |              |            |            |       |
| V <sub>DD1</sub>                                                             |                                     |                                                                                                                                             | _            | 1.2        | 2.0        | mA    |
| V <sub>DD2</sub>                                                             |                                     |                                                                                                                                             |              | 3.4        | 5.1        |       |
| <b>Si8620Bx, Ex</b><br>V <sub>DD1</sub>                                      |                                     |                                                                                                                                             | _            | 2.1        | 3.1        | mA    |
| V <sub>DD2</sub>                                                             |                                     |                                                                                                                                             | _            | 6.3        | 8.8        |       |
| Si8621Bx, Ex                                                                 |                                     |                                                                                                                                             |              |            |            |       |
| V <sub>DD1</sub>                                                             |                                     |                                                                                                                                             | _            | 4.4<br>4.4 | 6.1<br>6.1 | mA    |
| V <sub>DD2</sub><br><b>Si8622Bx, Ex</b>                                      |                                     |                                                                                                                                             | <del>_</del> | 4.4        | 0.1        |       |
| V <sub>DD1</sub>                                                             |                                     |                                                                                                                                             | _            | 5.9        | 8.2        | mA    |
| $V_{DD2}$                                                                    |                                     |                                                                                                                                             | _            | 6.6        | 9.3        |       |
| Timing Characteristics                                                       |                                     |                                                                                                                                             |              |            |            |       |
| Si861x/2x Bx, Ex                                                             |                                     |                                                                                                                                             |              |            |            |       |
| Data rate                                                                    |                                     |                                                                                                                                             | 0            | _          | 150        | Mbps  |
| Minimum pulse width                                                          |                                     |                                                                                                                                             | _            | _          | 5.0        | ns    |
| Propagation delay                                                            | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 12, "Propagation Delay Timing," on page 12.                                                                                      | 5.0          | 8.0        | 13         | ns    |
| Pulse width distortion<br> t <sub>PLH</sub> – t <sub>PHL</sub>               | PWD                                 | See Figure 12, "Propagation Delay Timing," on page 12.                                                                                      | -            | 0.2        | 4.5        | ns    |
| Propagation delay skew <sup>3</sup>                                          | t <sub>PSK(P-P)</sub>               |                                                                                                                                             | _            | 2.0        | 4.5        | ns    |
| Channel-channel skew                                                         | t <sub>PSK</sub>                    |                                                                                                                                             | _            | 0.4        | 2.5        | ns    |
| All Models                                                                   | •                                   | 1                                                                                                                                           |              | III        |            |       |
|                                                                              |                                     | C <sub>L</sub> = 15 pF                                                                                                                      |              |            |            |       |
| Output rise time                                                             | t <sub>r</sub>                      | See Figure 12, "Propagation Delay Timing," on page 12.                                                                                      | _            | 2.5        | 4.0        | ns    |
| Output fall time                                                             | t <sub>f</sub>                      | C <sub>L</sub> = 15 pF<br>See Figure 12, "Propagation<br>Delay Timing," on page 12.                                                         | _            | 2.5        | 4.0        | ns    |
| Peak eye diagram jitter                                                      | t <sub>JIT(PK)</sub>                | See Figure 3, "Eye Diagram," on page 5.                                                                                                     | _            | 350        | _          | ps    |
| Common mode transient immunity<br>Si86xxxB/C/D<br>Si86xxxT                   | СМТІ                                | V <sub>I</sub> = V <sub>DD</sub> or 0 V<br>VCM = 1500 V<br>See Figure 13, "Common-<br>Mode Transient Immunity<br>Test Circuit," on page 12. | 35<br>60     | 50<br>100  | _          | kV/μs |
| Start-up time <sup>4</sup>                                                   | t <sub>SU</sub>                     |                                                                                                                                             | _            | 15         | 40         | μs    |

<sup>1.</sup>  $V_{DD1}$  = 3.3 V ±10%;  $V_{DD2}$  = 3.3 V ±10%,  $T_A$  = -40 to 125 °C

15 September 28, 2023

<sup>2.</sup> The nominal output impedance of an isolator driver channel is approximately 50 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled-impedance PCB traces

<sup>3.</sup> t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature.

<sup>4.</sup> Start-up time is the time period from the application of power to the appearance of valid data at the output.

Table 8. Electrical Characteristics<sup>1</sup>

| Parameter                                                                                                                                                        | Symbol                          | Test Condition                                                                                                                   | Min                                       | Тур                      | Max                      | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------------------|--------------------------|------|
| VDD undervoltage threshold                                                                                                                                       | VDD <sub>UV+</sub>              | V <sub>DD1</sub> , V <sub>DD2</sub> rising                                                                                       | 1.95                                      | 2.24                     | 2.375                    | V    |
| VDD undervoltage threshold                                                                                                                                       | VDD <sub>UV</sub>               | V <sub>DD1</sub> , V <sub>DD2</sub> falling                                                                                      | 1.88                                      | 2.16                     | 2.325                    | V    |
| VDD undervoltage hysteresis                                                                                                                                      | VDD <sub>HYS</sub>              | 551 552                                                                                                                          | 50                                        | 70                       | 95                       | mV   |
| Positive-going input threshold                                                                                                                                   | VT+                             | All inputs rising                                                                                                                | 1.4                                       | 1.67                     | 1.9                      | V    |
| Negative-going input threshold                                                                                                                                   | VT-                             | All inputs falling                                                                                                               | 1.0                                       | 1.23                     | 1.4                      | V    |
| Input hysteresis                                                                                                                                                 | V <sub>HYS</sub>                |                                                                                                                                  | 0.38                                      | 0.44                     | 0.50                     | V    |
| High level input voltage                                                                                                                                         | V <sub>IH</sub>                 |                                                                                                                                  | 2.0                                       | _                        | _                        | V    |
| Low level input voltage                                                                                                                                          | V <sub>IL</sub>                 |                                                                                                                                  | _                                         | _                        | 0.8                      | V    |
| High level output voltage                                                                                                                                        | V <sub>OH</sub>                 | I <sub>OH</sub> = -4 mA                                                                                                          | V <sub>DD1</sub> , V <sub>DD2</sub> – 0.4 | 2.3                      | _                        | V    |
| Low level output voltage                                                                                                                                         | V <sub>OL</sub>                 | I <sub>OL</sub> = 4 mA                                                                                                           | _                                         | 0.2                      | 0.4                      | V    |
| Input leakage current<br>Si86xxxB/C/D<br>Si86xxxT                                                                                                                | IL                              |                                                                                                                                  | =                                         |                          | ±10<br>±15               | μА   |
| Output impedance <sup>2</sup>                                                                                                                                    | Z <sub>O</sub>                  |                                                                                                                                  | _                                         | 50                       | _                        | Ω    |
| DC Supply Current (All Inputs 0 V or at Supply                                                                                                                   |                                 |                                                                                                                                  |                                           | I                        | I                        | 1    |
| Si8610Bx, Ex  V <sub>DD1</sub> V <sub>DD2</sub> V <sub>DD1</sub> V <sub>DD2</sub>                                                                                |                                 | V <sub>I</sub> = 0(Bx), 1(Ex)<br>V <sub>I</sub> = 0(Bx), 1(Ex)<br>V <sub>I</sub> = 1(Bx), 0(Ex)<br>V <sub>I</sub> = 1(Bx), 0(Ex) | _<br>_<br>_<br>_                          | 0.6<br>0.8<br>1.8<br>0.8 | 1.2<br>1.5<br>2.9<br>1.5 | mA   |
| Si8620Bx, Ex  V <sub>DD1</sub> V <sub>DD2</sub> V <sub>DD1</sub> V <sub>DD1</sub>                                                                                |                                 | V <sub>I</sub> = 0(Bx), 1(Ex)<br>V <sub>I</sub> = 0(Bx), 1(Ex)<br>V <sub>I</sub> = 1(Bx), 0(Ex)<br>V <sub>I</sub> = 1(Bx), 0(Ex) | -<br>-<br>-<br>-                          | 0.8<br>1.4<br>3.3<br>1.4 | 1.4<br>2.2<br>5.3<br>2.2 | mA   |
| $\begin{array}{c} \textbf{Si8621Bx, Ex} \\ \textbf{V}_{\text{DD1}} \\ \textbf{V}_{\text{DD2}} \\ \textbf{V}_{\text{DD1}} \\ \textbf{V}_{\text{DD2}} \end{array}$ |                                 | V <sub>1</sub> = 0(Bx), 1(Ex)<br>V <sub>1</sub> = 0(Bx), 1(Ex)<br>V <sub>1</sub> = 1(Bx), 0(Ex)<br>V <sub>1</sub> = 1(Bx), 0(Ex) | -<br>-<br>-<br>-                          | 1.2<br>1.2<br>2.4<br>2.4 | 1.9<br>1.9<br>3.8<br>3.8 | mA   |
| $\begin{array}{c} \textbf{Si8622Bx, Ex} \\ \textbf{V}_{\text{DD1}} \\ \textbf{V}_{\text{DD2}} \\ \textbf{V}_{\text{DD1}} \\ \textbf{V}_{\text{DD2}} \end{array}$ |                                 | V <sub>1</sub> = 0(Bx), 1(Ex)<br>V <sub>1</sub> = 0(Bx), 1(Ex)<br>V <sub>1</sub> = 1(Bx), 0(Ex)<br>V <sub>1</sub> = 1(Bx), 0(Ex) | -<br>-<br>-<br>-                          | 2.6<br>3.3<br>4.0<br>4.8 | 4.2<br>5.3<br>6.4<br>7.7 | mA   |
| 1 Mbps Supply Current (All Inputs = 500 kHz S                                                                                                                    | quare Wave, C <sub>L</sub> = 1  | 5 pF on All Outputs)                                                                                                             |                                           |                          |                          |      |
| Si8610Bx, Ex  V <sub>DD1</sub> V <sub>DD2</sub>                                                                                                                  |                                 |                                                                                                                                  | =                                         | 1.2<br>0.9               | 2.0<br>1.5               | mA   |
| <b>Si8620Bx, Ex</b> V <sub>DD1</sub> V <sub>DD2</sub>                                                                                                            |                                 |                                                                                                                                  | =                                         | 2.1<br>1.6               | 3.1<br>2.4               | mA   |
| <b>Si8621Bx, Ex</b><br>V <sub>DD1</sub><br>V <sub>DD2</sub>                                                                                                      |                                 |                                                                                                                                  | =                                         | 1.9<br>1.9               | 2.9<br>2.9               | mA   |
| Si8622Bx, Ex<br>V <sub>DD1</sub><br>V <sub>DD2</sub>                                                                                                             |                                 |                                                                                                                                  |                                           | 3.4<br>4.2               | 5.1<br>6.2               | mA   |
| 10 Mbps Supply Current (All Inputs = 5 MHz S                                                                                                                     | quare Wave, C <sub>L</sub> = 15 | 5 pF on All Outputs)                                                                                                             | •                                         | •                        |                          | •    |
| Si8610Bx, Ex<br>V <sub>DD1</sub><br>V <sub>DD2</sub>                                                                                                             |                                 |                                                                                                                                  |                                           | 1.2<br>1.0               | 2.0<br>1.6               | mA   |
| Si8620Bx, Ex  V <sub>DD1</sub> V <sub>DD2</sub>                                                                                                                  |                                 |                                                                                                                                  | =                                         | 2.1<br>1.7               | 3.1<br>2.6               | mA   |
| <b>Si8621Bx, Ex</b> V <sub>DD1</sub> V <sub>DD2</sub>                                                                                                            |                                 |                                                                                                                                  | =                                         | 2.0<br>2.0               | 2.9<br>2.9               | mA   |

Table 8. Electrical Characteristics<sup>1</sup> (Continued)

| Parameter                                                      | Symbol                              | Test Condition                                                                                                                                          | Min         | Тур        | Max        | Unit  |
|----------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|------------|-------|
| Si8622Bx, Ex<br>V <sub>DD1</sub><br>V <sub>DD2</sub>           |                                     |                                                                                                                                                         | _           | 3.5<br>4.2 | 5.2<br>6.3 | mA    |
| 100 Mbps Supply Current (All Inputs = 50 MH                    | z Square Wave, C <sub>l</sub>       | = 15 pF on All Outputs)                                                                                                                                 |             |            |            |       |
| Si8610Bx, Ex  V <sub>DD1</sub> V <sub>DD2</sub>                |                                     |                                                                                                                                                         |             | 1.2<br>2.7 | 2.0<br>4.4 | mA    |
| <b>Si8620Bx, Ex</b> V <sub>DD1</sub> V <sub>DD2</sub>          |                                     |                                                                                                                                                         | _<br>_<br>_ | 2.1<br>5.1 | 3.1<br>7.1 | mA    |
| Si8621Bx, Ex<br>V <sub>DD1</sub><br>V <sub>DD2</sub>           |                                     |                                                                                                                                                         | _<br>_<br>_ | 3.7<br>3.7 | 5.2<br>5.2 | mA    |
| Si8622Bx, Ex<br>V <sub>DD1</sub><br>V <sub>DD2</sub>           |                                     |                                                                                                                                                         | _<br>_<br>_ | 5.2<br>6.0 | 7.3<br>8.4 | mA    |
| Timing Characteristics                                         | -                                   |                                                                                                                                                         |             | •          | •          |       |
| Si861x/2x Bx, Ex                                               |                                     |                                                                                                                                                         |             |            |            |       |
| Data rate                                                      |                                     |                                                                                                                                                         | 0           | _          | 150        | Mbps  |
| Minimum pulse width                                            |                                     |                                                                                                                                                         | _           | _          | 5.0        | ns    |
| Propagation delay                                              | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 12, "Propagation Delay Timing," on page 12.                                                                                                  | 5.0         | 8.0        | 14         | ns    |
| Pulse width distortion<br> t <sub>PLH</sub> - t <sub>PHL</sub> | PWD                                 | See Figure 12, "Propagation<br>Delay Timing," on page 12.                                                                                               | _           | 0.2        | 5.0        | ns    |
| Propagation delay skew <sup>3</sup>                            | t <sub>PSK(P-P)</sub>               |                                                                                                                                                         | _           | 2.0        | 5.0        | ns    |
| Channel-channel skew                                           | t <sub>PSK</sub>                    |                                                                                                                                                         | _           | 0.4        | 2.5        | ns    |
| All Models                                                     |                                     |                                                                                                                                                         |             | •          |            |       |
| Output rise time                                               | t <sub>r</sub>                      | C <sub>L</sub> = 15 pF<br>See Figure 12, "Propagation<br>Delay Timing," on page 12.                                                                     | _           | 2.5        | 4.0        | ns    |
| Output fall time                                               | t <sub>f</sub>                      | C <sub>L</sub> = 15 pF<br>See Figure 12, "Propagation<br>Delay Timing," on page 12.                                                                     | _           | 2.5        | 4.0        | ns    |
| Peak eye diagram jitter                                        | t <sub>JIT(PK)</sub>                | See Figure 3, "Eye Diagram," on page 5.                                                                                                                 | _           | 350        | _          | ps    |
| Common mode transient immunity<br>Si86xxxB/C/D<br>Si86xxxT     | CMTI                                | V <sub>I</sub> = V <sub>DD</sub> or 0 V<br>V <sub>CM</sub> = 1500 V<br>See Figure 13, "Common-<br>Mode Transient Immunity Test<br>Circuit," on page 12. | 35<br>60    | 50<br>100  | =          | kV/μs |
| Start-up time <sup>4</sup>                                     | t <sub>SU</sub>                     |                                                                                                                                                         | _           | 15         | 40         | μs    |

V<sub>DD1</sub> = 2.5 V ±5%; VDD2 = 2.5 V ±5%, T<sub>A</sub> = -40 to 125 °C
 The nominal output impedance of an isolator driver channel is approximately 50 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with con-

<sup>3.</sup>  $t_{PSK(P-P)}$  is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient tempera-

<sup>4.</sup> Start-up time is the time period from the application of power to the appearance of valid data at the output.

## 6. Safety Certifications and Specifications

## Table 9. Regulatory Information 1,2,3,4

### For All Product Options Except Si86xxxT

### **CSA**

The Si861x/2x is certified under CSA. For more details, see Master Contract File 232873.

62368-1: Up to  $600\,V_{RMS}$  reinforced insulation working voltage; up to  $1000\,V_{RMS}$  basic insulation working voltage.

60601-1: Up to  $125\,V_{RMS}$  reinforced insulation working voltage; up to  $380\,V_{RMS}$  basic insulation working voltage.

The Si861x/2x is certified according to VDD 0884-10. For more details, see File 5028467.

VDD 0884-10: Up to 1200 Vpeak for basic insulation working voltage.

62368-1: Up to 600 V<sub>RMS</sub> reinforced insulation working voltage; up to 1000 V<sub>RMS</sub> basic insulation working voltage.

The Si861x/2x is certified under UL1577 component recognition program. For more details, see File E257455.

Rated up to 5000 V<sub>RMS</sub> isolation voltage for basic protection.

### CQC

The Si861x/2x is certified under GB4943.1.

Rated up to 600 V<sub>RMS</sub> reinforced insulation working voltage; up to 1000 V<sub>RMS</sub> basic insulation working voltage.

For All Si86xxxT Product Options

Certified under CSA. For more details, see Master Contract File 232873.

62368-1: Up to  $600\,V_{RMS}$  reinforced insulation working voltage; up to  $1000\,V_{RMS}$  basic insulation working voltage.

Certified according to VDE 0884-10.

Certified under UL1577 component recognition program. For more details, see File E257455.

Rated up to 5000 V<sub>RMS</sub> isolation voltage for basic protection.

Certified under GB4943.1.

Rated up to 600 V<sub>RMS</sub> reinforced insulation working voltage; up to 1000 V<sub>RMS</sub> basic insulation working voltage.

- Regulatory Certifications apply to 2.5 kV  $_{RMS}$  rated devices, which are production tested to 3.0 kV  $_{RMS}$  for 1 s.
- Regulatory Certifications apply to 3.75 kV  $_{RMS}$  rated devices, which are production tested to 4.5 kV  $_{RMS}$  for 1 s.
- Regulatory Certifications apply to  $5.0~kV_{RMS}$  rated devices, which are production tested to  $6.0~kV_{RMS}$  for 1 s. For more information, see "1. Ordering Guide" on page 2.

### Table 10. Insulation and Safety-Related Specifications

| Parameter                                         | Symbol          | Symbol Test Condition — |                  | Value            |           |  |
|---------------------------------------------------|-----------------|-------------------------|------------------|------------------|-----------|--|
| raidilletei                                       | Syllibol        | lest Condition          | WB SOIC-16       | SOIC-8           | Unit      |  |
| Nominal external air gap (clearance) <sup>1</sup> | CLR             |                         | 8.0              | 4.9              | mm        |  |
| Nominal external tracking (creepage) <sup>1</sup> | CPG             |                         | 8.0              | 4.01             | mm        |  |
| Minimum internal gap (internal clearance)         | DTI             |                         | 0.014            | 0.014            | mm        |  |
| Tracking resistance                               | PTI or CTI      | IEC60112                | 600              | 600              | $V_{RMS}$ |  |
| Erosion depth                                     | ED              |                         | 0.019            | 0.019            | mm        |  |
| Resistance (input-output) <sup>2</sup>            | R <sub>IO</sub> |                         | 10 <sup>12</sup> | 10 <sup>12</sup> | W         |  |
| Capacitance (input-output) <sup>2</sup>           | C <sub>IO</sub> | f = 1 MHz               | 2.0              | 2.0              | pF        |  |
| Input capacitance <sup>3</sup>                    | C <sub>I</sub>  |                         | 4.0              | 4.0              | pF        |  |

<sup>1.</sup> The values in this table correspond to the nominal creepage and clearance values. VDE certifies the clearance and creepage limits as 4.7 mm minimum for the SOIC-8 package and 8.5 mm minimum for the WB SOIC-16 package. UL does not impose a clearance and creepage minimum for component-level certifications. CSA certifies the clearance and creepage limits as 3.9 mm minimum for the SOIC-8 and 7.6 mm minimum for the WB SOIC-16 package.

3. Measured from input pin to ground.

<sup>2.</sup> To determine resistance and capacitance, the Si86xx is converted into a 2-terminal device. All pins on the side 1 are shorted together to form the first terminal, the same is done with side 2 to form the second terminal. The parameters are then measured between these two terminals.

Table 11. IEC 60664-1 Ratings

| Parameter                   | Test Conditions                            | Specific   | Specification |  |  |
|-----------------------------|--------------------------------------------|------------|---------------|--|--|
| Parameter                   | lest conditions                            | WB SOIC-16 | SOIC-8        |  |  |
| Basic isolation group       | Material group                             | I          | I             |  |  |
| Installation classification | Rated mains voltages ≤150 V <sub>RMS</sub> | I-IV       | I-IV          |  |  |
|                             | Rated mains voltages <300 V <sub>RMS</sub> | I-IV       | I-III         |  |  |
|                             | Rated mains voltages ≤400 V <sub>RMS</sub> | I-III      | I-II          |  |  |
|                             | Rated mains voltages ≤600 V <sub>RMS</sub> | I-III      | I-II          |  |  |

### Table 12. VDE 0884-10 Insulation Characteristics<sup>1</sup>

| Parameter                                                         | Symbol            | Test Condition                                                                                                                                    | Charac           | Unit             |       |  |
|-------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|-------|--|
| raiailletei                                                       | Syllibol          | ymbol lest Condition                                                                                                                              |                  | SOIC-8           | Oille |  |
| Maximum working insulation voltage                                | V <sub>IORM</sub> |                                                                                                                                                   | 1200             | 630              | Vpeak |  |
| Input-to-output test<br>voltage                                   | V <sub>PR</sub>   | Method b1<br>(V <sub>IORM</sub> x 1.875 = VPR, 100%<br>Production Test, t <sub>m</sub> = 1 s,<br>Partial Discharge < 5 pC)                        | 2250             | 1182             | Vpeak |  |
| Transient overvoltage                                             | V <sub>IOTM</sub> | t = 60 sec                                                                                                                                        | 6000             | 6000             | Vpeak |  |
| Surge voltage                                                     | V <sub>IOSM</sub> | Tested per IEC 60065 with surge voltage of 1.2 µs/50 µs<br>Si86xxxT tested with magnitude 6250 V x 1.6 = 10 kV<br>Si86xxxB/C/D tested with 4000 V | 6250<br>4000     | _<br>4000        | Vpeak |  |
| Pollution degree<br>(DIN VDE 0110, Table 1)                       |                   |                                                                                                                                                   | 2                | 2                |       |  |
| Insulation resistance at T <sub>S</sub> , V <sub>IO</sub> = 500 V | R <sub>S</sub>    |                                                                                                                                                   | >10 <sup>9</sup> | >10 <sup>9</sup> | Ω     |  |

<sup>1.</sup> Maintenance of the safety data is ensured by protective circuits. The Si86xxxx provides a climate classification of 40/125/21.

Table 13. IEC Safety Limiting Values<sup>1</sup>

| Parameter                             | Symbol         | symbol Test Condition                                                                                                                   |            | Max    |      |
|---------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------|--------|------|
| raiameter                             | Symbol         | rest condition                                                                                                                          | WB SOIC-16 | SOIC-8 | Unit |
| Safety temperature                    | T <sub>S</sub> |                                                                                                                                         | 150        | 150    | °C   |
| Safety input current                  | I <sub>S</sub> | θ <sub>JA</sub> = 140 °C/W (SOIC-8)<br>100 °C/W (WB SOIC-16)<br>V <sub>I</sub> = 5.5 V, T <sub>J</sub> = 150 °C, T <sub>A</sub> = 25 °C | 220        | 160    | mA   |
| Device power dissipation <sup>2</sup> | P <sub>D</sub> |                                                                                                                                         | 150        | 150    | mW   |

<sup>1.</sup> Maximum value allowed in the event of a failure; also see the thermal derating curves in Figure 14 and Figure 15 on page 20.

<sup>2.</sup> The Si86xx is tested with VDD1 = VDD2 = 5.5 V;  $T_J$  = 150 °C;  $C_L$  = 15 pF, input a 150 Mbps 50% duty cycle square wave.

**Table 14. Thermal Characteristics** 

| Parameter                             | Symbol        | WB SOIC-16 | SOIC-8 | Unit |
|---------------------------------------|---------------|------------|--------|------|
| IC junction-to-air thermal resistance | $\theta_{JA}$ | 100        | 140    | °C/W |



Figure 14. (WB SOIC-16) Thermal Derating Curve for Safety Limiting Current



Figure 15. (SOIC-8) Thermal Derating Curve for Safety Limiting Current

## 7. Package Outline: WB SOIC-16

Figure 16 illustrates the package details for the Triple-Channel Digital Isolator. Table 16 lists the values for the dimensions shown in the illustration.



Figure 16. WB SOIC-16

Table 15. WB SOIC-16 Package Diagram Dimensions 1,2,3,4

| Dimension | Min           | Мах    |  |
|-----------|---------------|--------|--|
| A         | <b>—</b> 2.65 |        |  |
| A1        | 0.10          | 0.30   |  |
| A2        | 2.05          | _      |  |
| b         | 0.31          | 0.51   |  |
| С         | 0.20          | 0.33   |  |
| D         | 10.3          | 30 BSC |  |
| E         | 10.3          | 30 BSC |  |
| E1        | 7.50 BSC      |        |  |
| е         | 1.27 BSC      |        |  |
| L         | 0.40          | 1.27   |  |
| h         | 0.25          | 0.75   |  |
| θ         | 0°            | 8°     |  |
| aaa       | _             | 0.10   |  |
| bbb       | _             | 0.33   |  |
| ссс       | _             | 0.10   |  |
| ddd       | _             | 0.25   |  |
| eee       | _             | 0.10   |  |
| fff       | -             | 0.20   |  |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- This drawing conforms to JEDEC Outline MS-013, Variation AA.
- 4. Recommended reflow profile per JEDEC J-STD-020 specification for small body, lead-free components.

### 8. Land Pattern: WB SOIC-16

Figure 17 illustrates the recommended land pattern details for the Si861x/2x in a WB SOIC-16 package. Table 17 lists the values for the dimensions shown in the illustration.



Figure 17. PCB Land Pattern: WB SOIC-16

Table 16. WB SOIC-16 Land Pattern Dimensions 1,2

| Dimension | Feature            | (mm) |
|-----------|--------------------|------|
| C1        | Pad column spacing | 9.40 |
| E         | Pad row pitch      | 1.27 |
| X1        | Pad width          | 0.60 |
| Y1        | Pad length         | 1.90 |

<sup>1.</sup> This Land Pattern Design is based on IPC-7351 pattern SOIC127P1032X265-16AN for Density Level B (Median Land Protrusion).

<sup>2.</sup> All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.

# 9. Package Outline: SOIC-8

Figure 18 illustrates the package details for the Si86xx. The table lists the values for the dimensions shown in the illustration.



Figure 18. SOIC-8 Package

**Table 17. SOIC-8 Package Diagram Dimensions** 

| Symbol | Millimeters |          |  |  |
|--------|-------------|----------|--|--|
| Symbol | Min         | Max      |  |  |
| A      | 1.35        | 1.75     |  |  |
| A1     | 0.10        | 0.25     |  |  |
| A2     | 1.40 REF    | 1.55 REF |  |  |
| В      | 0.33        | 0.51     |  |  |
| С      | 0.19        | 0.25     |  |  |
| D      | 4.80        | 5.00     |  |  |
| E      | 3.80        | 4.00     |  |  |
| e      | 1.27 BSC    |          |  |  |
| Н      | 5.80        | 6.20     |  |  |
| h      | 0.25        | 0.50     |  |  |
| L      | 0.40        | 1.27     |  |  |
| m      | 0°          | 8°       |  |  |

### 10. Land Pattern: SOIC-8

Figure 19 illustrates the recommended land pattern details for the Si86xx in a SOIC-8. Table 19 lists the values for the dimensions shown in the illustration.



Figure 19. PCB Land Pattern: SOIC-8

Table 18. SOIC-8 Land Pattern Dimensions<sup>1,2</sup>

| Dimension | Feature            | (mm) |
|-----------|--------------------|------|
| C1        | Pad column spacing | 5.40 |
| E         | Pad row pitch      | 1.27 |
| X1        | Pad width          | 0.60 |
| Y1        | Pad length         | 1.55 |

- 1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X173-8N for Density Level B (Median Land Protrusion).
- 2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.

## 11. Top Marking: WB SOIC-16



Figure 20. WB SOIC-16 Top Marking

### Table 19. WB SOIC-16 Top Marking Explanation

| Line 1 Marking: | Base Part Number<br>Ordering Options<br>(See "1. Ordering Guide" on page 2<br>for more information.) | Si86 = Isolator product series X = # of data channels (2, 1) Y = # of reverse channels (2, 1, 0) <sup>1</sup> S = Speed Grade (max data rate) and operating mode: B = 150 Mbps (default output = low) E = 150 Mbps (default output = high) V = Insulation rating B = 2.5 kV; C = 3.75 kV; D = 5.0 kV; T = 5.0 = kV with 10 kV surge capability. |
|-----------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Line 2 Marking: | YY = Year<br>WW = Workweek                                                                           | Assigned by assembly subcontractor. Corresponds to the year and workweek of the mold date.                                                                                                                                                                                                                                                      |
|                 | RTTTTT = Mfg Code                                                                                    | Manufacturing code from assembly house. "R" indicates revision.                                                                                                                                                                                                                                                                                 |
| Line 3 Marking: | Circle = 1.7 mm Diameter<br>(Center-Justified)                                                       | "e4" Pb-Free Symbol.                                                                                                                                                                                                                                                                                                                            |
|                 | Country of Origin ISO Code Abbreviation                                                              | CC = Country of Origin ISO Code Abbreviation.<br>TW = Taiwan.<br>TH = Thailand.                                                                                                                                                                                                                                                                 |

<sup>1.</sup> The Si8622 has one forward and one reverse channel, but directionality is reversed compared to the Si8621, as shown in "5. Pin Descriptions (WB SOIC-16)" on page 21 and "6. Pin Descriptions (SOIC-8)" on page 22.

## 12. Top Marking: SOIC-8



Figure 21. SOIC-8 Top Marking

### Table 20. SOIC-8 Top Marking Explanation<sup>1</sup>

| Line 1 Marking: | Base Part Number<br>Ordering Options<br>(See "1. Ordering Guide" on page 2 for more<br>information.) | Si86 = Isolator Product Series<br>XY = Channel Configuration<br>S = Speed Grade (max data rate)<br>V = Insulation rating |  |
|-----------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|
| Line 2 Marking: | YY = Year<br>WW = Workweek                                                                           | Assigned by assembly subcontractor. Corresponds to the year and workweek of the mold date.                               |  |
|                 | R = Product (OPN) Revision<br>T = First character of the manufacturing code                          | First two characters of the manufacturing code from Assembly.                                                            |  |
|                 | Circle = 1.1 mm Diameter                                                                             | "e3" Pb-Free Symbol.                                                                                                     |  |
| Line 3 Marking: | TTTT = Last four characters of the manufactur-<br>ing code                                           | Last four characters of the manufacturing code.                                                                          |  |

<sup>1.</sup> The Si8622 has one forward and one reverse channel, but directionality is reversed compared to the Si8621, as shown in "5. Pin Descriptions (WB SOIC-16)" on page 21 and "6. Pin Descriptions (SOIC-8)" on page 22

### 13. Ordering Guide

### 13.1. Industrial and Automotive Grade OPNs

Industrial-grade devices (part numbers having an "-I" in their suffix) are built using well-controlled, high-quality manufacturing flows to ensure robustness and reliability. Qualifications are compliant with JEDEC, and defect reduction methodologies are applied across the definition, design, evaluation, qualification, and mass production steps.

Automotive-grade devices (part numbers having an "-A" in their suffix) are built using automotive-specific flows at all steps in the manufacturing process to ensure robustness and low defectivity. These devices are supported with AIAG-compliant Production Part Approval Process (PPAP) documentation, and feature International Material Data System (IMDS) and China Automotive Material Data System (CAMDS) listing. Qualifications are compliant with AEC-Q100, and a zero-defect methodology is maintained throughout the definition, design, evaluation, qualification, and mass production steps.

See "11. Top Marking: WB SOIC-16" on page 33 and "12. Top Marking: SOIC-8" on page 35 for part number decoders.

**Ordering Part** Number of Number of **Automotive** Max Data Rate **Default Output Isolation Rating** Number Inputs Inputs **Package** OPNs<sup>5,6</sup> (Mbps) State (kV) (OPN)4 VDD1 Side VDD2 Side Si8610BB-B-IS Si8610BB-AS 1 0 150 Low 2.5 SOIC-8 Si8610BC-B-IS Si8610BC-AS 1 0 150 low 3.75 SOIC-8 Si8610EC-B-IS Si8610EC-AS 1 0 150 3.75 SOIC-8 High WB SOIC-16 Si8610BD-B-IS Si8610BD-AS 0 150 5.0 1 Low Si8610ED-B-IS Si8610ED-AS 1 0 150 High 5.0 WB SOIC-16 Si8620BB-B-IS Si8620BB-AS SOIC-8 2 0 150 2.5 Low Si8620EB-B-IS Si8620EB-AS SOIC-8 2 O 150 High 2.5 Si8620BC-B-IS Si8620BC-AS 150 3.75 SOIC-8 2 O Low Si8620EC-B-IS Si8620EC-AS 2 0 150 High 3.75 SOIC-8 Si8620BD-B-IS Si8620BD-AS 2 0 150 Low 5.0 WB SOIC-16 Si8620ED-B-IS Si8620ED-AS 2 0 150 5.0 WB SOIC-16 High Si8621BB-B-IS Si8621BB-AS 1 1 150 2.5 SOIC-8 Low Si8621BC-B-IS Si8621BC-AS 1 1 150 Low 3.75 SOIC-8 Si8621EC-B-IS Si8621EC-AS 1 1 150 3.75 SOIC-8 High Si8621BD-B-IS Si8621BD-AS WB SOIC-16 1 1 150 Low 5.0 Si8621ED-B-IS Si8621ED-AS 1 5.0 WB SOIC-16 1 150 High Si8622BB-B-IS Si8622BB-AS 2.5 SOIC-8 1 1 150 Low Si8622EB-B-IS Si8622EB-AS SOIC-8 1 1 150 High 2.5 Si8622BC-B-IS Si8622BC-AS 150 3.75 SOIC-8 1 1 Low Si8622EC-B-IS Si8622EC-AS 1 1 150 High 3.75 SOIC-8 Si8622BD-B-IS Si8622BD-AS 150 WB SOIC-16 1 1 Low 5.0 Si8622ED-B-IS Si8622ED-AS 1 1 150 High 5.0 WB SOIC-16

Table 21. Ordering Guide for Valid OPNs 1,2,3

Table 21. Ordering Guide for Valid OPNs 1,2,3 (Continued)

| Ordering Part<br>Number<br>(OPN) <sup>4</sup> | Automotive<br>OPNs <sup>5,6</sup>                                              | Number of<br>Inputs<br>VDD1 Side | Number of<br>Inputs<br>VDD2 Side | Max Data Rate<br>(Mbps) | Default Output<br>State | Isolation Rating<br>(kV) | Package    |
|-----------------------------------------------|--------------------------------------------------------------------------------|----------------------------------|----------------------------------|-------------------------|-------------------------|--------------------------|------------|
| Product Options v                             | Product Options with Reinforced VDE 0884-10 Rating with 10 kV Surge Capability |                                  |                                  |                         |                         |                          |            |
| Si8620BT-IS                                   | Si8620BT-AS                                                                    | 2                                | 0                                | 150                     | Low                     | 5.0                      | WB SOIC-16 |
| Si8620ET-IS                                   | Si8620ET-AS                                                                    | 2                                | 0                                | 150                     | High                    | 5.0                      | WB SOIC-16 |
| Si8621BT-IS                                   | Si8621BT-AS                                                                    | 1                                | 1                                | 150                     | Low                     | 5.0                      | WB SOIC-16 |
| Si8621ET-IS                                   | Si8621ET-AS                                                                    | 1                                | 1                                | 150                     | High                    | 5.0                      | WB SOIC-16 |
| Si8622BT-IS                                   | Si8622BT-AS                                                                    | 1                                | 1                                | 150                     | Low                     | 5.0                      | WB SOIC-16 |
| Si8622ET-IS                                   | Si8622ET-AS                                                                    | 1                                | 1                                | 150                     | High                    | 5.0                      | WB SOIC-16 |

- 1. All packages are RoHS-compliant with peak reflow temperatures of 260 °C according to the JEDEC industry standard classifications and peak solder temperatures
- "Si" and "Si" are used interchangeably.
   The temperature range is -40 to +125 °C.

- In temperature range is "40 to 1425" c.
   An "R" at the end of the part number denotes tape and reel packaging option.
   Automotive-Grade devices (with an "-A" suffix) are identical in construction materials, topside marking, and electrical parameters to their Industrial-Grade (with an "-I" suffix) version counterparts. Automotive-Grade products are produced utilizing full automotive process flows and additional statistical process controls throughout the manufacturing flow. The Automotive-Grade part number is included on shipping labels.
- 6. In the top markings of each device, the Manufacturing Code represented by either "RTTTT" or "TTTTT" contains as its first character a letter in the range N through Z to indicate Automotive-Grade.

## 14. Revision History

| Revision | Date            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| В        | September, 2023 | Removed "-IM1" part numbers and references to DFN-8 package.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| A        | July, 2022      | Added Agile data sheet revision in footer.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1.76     | December, 2020  | Added DFN-8 package option. Corrected typos in VT+, VT– and V <sub>HYS</sub> values in Table 8, "Electrical Characteristics," on page 16. Standardized package designations across document.                                                                                                                                                                                                                                                                                  |
| 1.75     | September, 2019 | Updated Ordering Guide.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1.74     | October, 2018   | Updated the Ordering Guide for Automotive-Grade OPN options.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1.73     | May, 2018       | Updated the Ordering Guide for Automotive-Grade OPN options.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1.72     | April, 2018     | Added Si8610ED-AS to Ordering Guide for Automotive-Grade OPN options.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1.71     |                 | Added new table to Ordering Guide for Automotive-Grade OPN options.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1.7      |                 | Added following note to Ordering Guide: "An "R" at the end of the part number denotes tape and reel packaging option."                                                                                                                                                                                                                                                                                                                                                        |
| 1.6      |                 | Added product options Si862xxT in Ordering Guide. Added spec line items for Input Leakage Current pertaining to Si862xxT in Ordering Guide. Updated IEC 60747-5-2 to IEC 60747-5-5 in all instances in document.                                                                                                                                                                                                                                                              |
| 1.5      |                 | Updated Table 5 on page 17. Added CQC certificate numbers. Updated "5. Ordering Guide" on page 11. Removed references to moisture sensitivity levels. Removed Note 2.                                                                                                                                                                                                                                                                                                         |
| 1.4      |                 | Added Figure 2, "Common Mode Transient Immunity Test Circuit," on page 8.  Added references to CQC throughout.  Added references to 2.5 kV <sub>RMS</sub> devices throughout.  Updated "5. Ordering Guide" on page 11.  Updated "10.1. WB SOIC-16 Top Marking" on page 18.                                                                                                                                                                                                    |
| 1.3      |                 | Updated Table 11 on page 21. Added junction temperature spec. Updated "2.3.1. Supply Bypass" on page 6. Removed "3.3.2. Pin Connections" on page 22. Updated "5. Ordering Guide" on page 11. Removed Rev A devices. Updated "6. Package Outline: WB SOIC-16" on page 13. Updated Top Marks. Added revision description.                                                                                                                                                       |
| 1.2      |                 | Updated Table 1 on page 4. Deleted reference to EN. Updated "5. Ordering Guide" on page 11 to include MSL2A.                                                                                                                                                                                                                                                                                                                                                                  |
| 1.1      |                 | Updated High Level Output Voltage VOH to 3.1 V in Table 3, "Electrical Characteristics," on page 9. Updated High Level Output Voltage VOH to 2.3 V in Table 4, "Electrical Characteristics," on page 13.                                                                                                                                                                                                                                                                      |
| 1.0      |                 | Updated "Table 3. Electrical Characteristics". Reordered spec tables to conform to new convention. Removed "pending" throughout document.                                                                                                                                                                                                                                                                                                                                     |
| 0.3      |                 | Added chip graphics on page 1. Updated Table 6, "Insulation and Safety-Related Specifications," on page 18. Updated Table 8, "IEC 60747-5-5 Insulation Characteristics for Si86xxxx*," on page 19. Updated "3. Pin Descriptions (WB SOIC-16)" on page 9. Updated "4. Pin Descriptions (SOIC-8)" on page 10. Updated "5. Ordering Guide" on page 11.                                                                                                                           |
| 0.2      |                 | Added chip graphics on page 1.  Moved Tables 1 and 11 to page 21.  Updated Table 6, "Insulation and Safety-Related Specifications," on page 18.  Updated Table 8, "IEC 60747-5-5 Insulation Characteristics for Si86xxxx*," on page 19.  Moved Table 1 to page 4.  Moved "Typical Performance Characteristics" to page 7.  Updated "3. Pin Descriptions (WB SOIC-16)" on page 9.  Updated "4. Pin Descriptions (SOIC-8)" on page 10.  Updated "5. Ordering Guide" on page 11. |

Copyright © 2023, Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5°, SkyOne°, SkyBlue™, Skyworks Green™, ClockBuilder°, DSPLL°, ISOmodem°, ProSLIC°, SiPHY°, and RFelC° are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.