

## Si53159 EVALUATION BOARD USER'S GUIDE

### **Description**

The Si53159 is a nine port PCle clock buffer compliant to the PCle Gen1, Gen2 and Gen3 standards. The Si53159 is a 48-pin QFN device that operates on a 3.3 V power supply and can be controlled using SMBus signals along with hardware control input pins. The device is spread aware and accepts frequency spread differential clock frequency range from 100 to 210 MHz. The connections are described in this document.

#### **EVB Features**

This document is intended to be used in conjunction with the Si53159 device and data sheet for the following tests:

- PCle Gen1, Gen2, Gen3 compliancy
- Power consumption test
- Jitter performance
- Testing out I<sup>2</sup>C code for signal tuning
- In-system validation where SMA connectors are present



# 1. Front Panel



**Figure 1. Evaluation Module Front Panel** 

**Table 1. Input Jumper Settings** 

| Jumper Label | Туре | Description                                                                                                                                 |
|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------|
| OE0          | I    | OE0, 3.3 V Input for Enabling DIFF0 Clock Output. 1 = DIFF0 enabled, 0 = DIFF0 disabled.                                                    |
| OE1          | I    | OE1, 3.3 V Input for Enabling DIFF1 Clock Output. 1 = DIFF1 enabled, 0 = DIFF1 disabled.                                                    |
| OE2          | I    | OE2, 3.3 V Input for Enabling DIFF2 Clock Output. 1 = DIFF2 enabled, 0 = DIFF2 disabled.                                                    |
| OE3          | I    | OE3, 3.3 V Input for Enabling DIFF3 Clock Output. 1 = DIFF3 enabled, 0 = DIFF3 disabled.                                                    |
| OE4/5        | I    | OE4/5, 3.3 V Input for Enabling DIFF4 and DIFF5 Clock Outputs.  1 = DIFF4 & DIFF5 enabled, 0 = DIFF4 & DIFF5 disabled.                      |
| OE6/8        | I    | OE6/8, 3.3 V Input for Enabling DIFF6, DIFF7 and DIFF8 Clock Outputs.  1 = DIFF6, DIFF7 & DIFF8 enabled, 0 = DIFF6, DIFF7 & DIFF8 disabled. |
| CLKPWGD/PD   | I    | 3.3 V LVTTL Input.  After CLKPWGD (active high) assertion, this pin becomes a real-time input for asserting power down (active low).        |
| SDATA        | I/O  | SMBus-Compatible SDATA.                                                                                                                     |
| SCLK         | I    | SMBus-Compatible SCLOCK.                                                                                                                    |

## 1.1. Generating DIFF Outputs from the Si53159

Upon power-on of the device if the differential input is applied and input pins are left floating, by default all DIFF outputs DIFF[0:8] are ON. The input pin headers have clear indication of jumper settings for setting logic low (0) and high (1) as shown in the figure below, the jumper placed on the middle and left pin will set input OE0 to low; and jumper placed on the middle and right pin will set input OE0 to high.



The output enable pins can be changed on the fly to observe outputs stopped cleanly. Input functionality is explained in detail below.

#### 1.1.1. OE [0:8] Inputs

The output enable pins can change on the fly when the device is on. Deasserting (valid low) results in corresponding DIFF output to be stopped after their next transition with final state low/low. Asserting (valid high) results in corresponding output that was stopped are to resume normal operation in a glitch-free manner.

Each of the hardware OE [0:8] pins are mapped via I<sup>2</sup>C to control bit in Control register. The hardware pin and the Register Control Bit both need to be high to enable the output. Both of these form an "AND" function to disable or enable the DIFF output. The DIFF outputs and their corresponding I<sup>2</sup>C control bits and hardware pins are listed in Table 2.

**Hardware Control Input** Output I<sup>2</sup>C Control Bit DIFF0 Byte1 [bit 4] OE0 DIFF1 Byte1 [bit 2] OE1 Byte2 [bit 1] DIFF2 OE2 DIFF3 OE3 Byte2 [bit 0] DIFF4 OE4/5 Byte1 [bit 7] Byte1 [bit 6] DIFF5 OE4/5 Byte2 [bit 5] DIFF6 OE6/8 Byte2 [bit 4] DIFF7 OE6/8 DIFF8 OE6/8 Byte2 [bit 3]

**Table 2. Output Enable Control** 

# 2. Schematics



Figure 2. QFN-48 Device Connection



Figure 3. Device Power Supply



Figure 4. Clock and Control Signals



Figure 5. Differential Clock Signals

5









www.skyworksinc.com/CBPro



**Quality** www.skyworksinc.com/quality



**Support & Resources** www.skyworksinc.com/support

#### Copyright © 2021 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5®, SkyOne®, SkyBlue™, Skyworks Green™, Clockbuilder®, DSPLL®, ISOmodem®, ProSLIC®, and SiPHY® are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.